# **Liberty Reference Manual**

Version R-2020.09, September 2020

### **Copyright Notice**

© 2004, 2006-2009, 2011-2020 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

### Right to Copy Documentation

The license agreement with Synopsys permits licensee to make copies of the documentation for its internal use only. Each copy shall include all copyrights, trademarks, service marks, and proprietary rights notices, if any. Licensee must assign sequential numbers to all copies. These copies shall contain the following legend on the cover page: This document is duplicated with the permission of Synopsys, Inc., for the use of Open Source Liberty users.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at <a href="https://www.synopsys.com/company/legal/trademarks-brands.html">https://www.synopsys.com/company/legal/trademarks-brands.html</a>.

All other product or company names may be trademarks of their respective owners.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content. Synopsys, Inc. 690 E. Middlefield Road

690 E. Middlefield Road Mountain View, CA 94043 www.synopsys.com

## **Contents**

| 1. | Library Group Description and Syntax                           | 16 |
|----|----------------------------------------------------------------|----|
|    | Library-Level Attributes and Values                            | 16 |
|    | General Syntax                                                 | 19 |
|    | library Group Name                                             | 20 |
|    | Syntax                                                         |    |
|    | Example                                                        |    |
|    | library Group Example                                          | 20 |
|    | Simple Attributes                                              | 21 |
|    | altitude unit Simple Attribute                                 |    |
|    | bus_naming_style Simple Attribute                              |    |
|    | comment Simple Attribute                                       | 22 |
|    | current_unit Simple Attribute                                  | 22 |
|    | date Simple Attribute                                          | 22 |
|    | default_fpga_isd Simple Attribute                              |    |
|    | default_threshold_voltage_group Simple Attribute               |    |
|    | delay_model Simple Attribute                                   |    |
|    | distance_unit and dist_conversion_factor Attributes            |    |
|    | critical_area_lut_template Group                               |    |
|    | device_layer, poly_layer, routing_layer, and cont_layer Groups |    |
|    | em_temp_degradation_factor Simple Attribute                    |    |
|    | input_threshold_pct_fall Simple Attribute                      |    |
|    | input_threshold_pct_rise Simple Attribute                      |    |
|    | is_soi Simple Attribute                                        |    |
|    | leakage_power_unit Simple Attribute                            |    |
|    | nom_process Simple Attribute                                   | 28 |
|    | nom_temperature Simple Attribute                               |    |
|    | nom_voltage Simple Attribute                                   | 28 |
|    | output_threshold_pct_fall Simple Attribute                     | 29 |
|    | output_threshold_pct_rise Simple Attribute                     | 29 |
|    | power_model Simple Attribute                                   | 29 |
|    | pulling_resistance_unit Simple Attribute                       | 30 |
|    | revision Simple Attribute                                      | 30 |

| slew_derate_from_library Simple Attribute                 | 30 |
|-----------------------------------------------------------|----|
| slew_lower_threshold_pct_fall Simple Attribute            | 31 |
| slew_lower_threshold_pct_rise Simple Attribute            | 31 |
| slew_upper_threshold_pct_fall Simple Attribute            | 32 |
| slew_upper_threshold_pct_rise Simple Attribute            | 32 |
| soft_error_rate_confidence Simple Attribute               | 32 |
| time_unit Simple Attribute                                |    |
| voltage_unit Simple Attribute                             | 33 |
| Defining Default Attribute Values in a CMOS Logic Library | 33 |
| Complex Attributes                                        | 35 |
| capacitive_load_unit Complex Attribute                    | 35 |
| default_part Complex Attribute                            | 35 |
| define Complex Attribute                                  | 36 |
| define_cell_area Complex Attribute                        | 36 |
| define_group Complex Attribute                            | 37 |
| receiver_capacitance_fall_threshold_pct Complex Attribute | 38 |
| receiver_capacitance_rise_threshold_pct Complex Attribute | 38 |
| technology Complex Attribute                              | 39 |
| voltage_map Complex Attribute                             | 39 |
| Group Statements                                          | 39 |
| base_curves Group                                         | 39 |
| base_curve_type Complex Attribute                         | 40 |
| curve_x Complex Attribute                                 | 40 |
| curve_y Complex Attribute                                 | 41 |
| compact_lut_template Group                                | 41 |
| base_curves_group Simple Attribute                        | 42 |
| variable_1 and variable_2 Simple Attributes               | 42 |
| variable_3 Simple Attribute                               | 42 |
| index_1 and index_2 Complex Attributes                    | 43 |
| index_3 Complex Attribute                                 | 43 |
| char_config Group                                         | 43 |
| Characterization Models                                   |    |
| Selection Methods                                         |    |
| Example                                                   |    |
| internal_power_calculation Simple Attribute               |    |
| ccs_timing_segment_voltage_tolerance_rel Simple Attribute |    |
| ccs timing voltage margin tolerance rel Simple Attribute  |    |
| CCS Receiver Capacitance Simple Attributes                |    |

| Input-Capacitance Measurement Simple Attributes                                                             |            |
|-------------------------------------------------------------------------------------------------------------|------------|
| driver_waveform Complex Attribute                                                                           |            |
| driver_waveform_rise Complex Attribute                                                                      |            |
| driver_waveform_fall Complex Attribute                                                                      |            |
| input_stimulus_transition Complex Attribute                                                                 |            |
| input_stimulus_interval Complex Attribute                                                                   |            |
| unrelated_output_net_capacitance Complex Attribute                                                          |            |
| default_value_selection_method Complex Attribute                                                            |            |
| default_value_selection_method_rise Complex Attribute default_value_selection_method_fall Complex Attribute |            |
| merge_tolerance_abs Complex Attribute                                                                       |            |
| merge_tolerance_rel Complex Attribute                                                                       |            |
| merge_selection Complex Attribute                                                                           |            |
| dc_current_template Group                                                                                   |            |
| default_soft_error_rate Group                                                                               |            |
| em lut template Group                                                                                       |            |
| ' ' ' '<br>fall_net_delay Group                                                                             |            |
| fall_transition_degradation Group                                                                           |            |
| input_voltage Group                                                                                         |            |
| fpga_isd Group                                                                                              | 63         |
| lu_table_template Group                                                                                     | 65         |
| normalized_voltage Variable                                                                                 | . 65       |
| variable_1, variable_2, variable_3, and variable_4 Simple Attributes                                        | 66         |
| maxcap_lut_template Group                                                                                   | 68         |
| maxtrans_lut_template Group                                                                                 | 69         |
| normalized_driver_waveform Group                                                                            | 70         |
| driver_waveform_name Simple Attribute                                                                       | 71         |
| operating_conditions Group                                                                                  | 72         |
| output_current_template Group                                                                               | . 74       |
| output_voltage Group                                                                                        | 75         |
| part Group                                                                                                  | 76         |
| pg_current_template Group                                                                                   |            |
| power_lut_template Group                                                                                    | 83         |
| rise_net_delay Group                                                                                        | 86         |
| rise_transition_degradation Group                                                                           | 87         |
| sensitization Group                                                                                         | 88         |
|                                                                                                             | 00         |
| pin_names Complex Attribute                                                                                 | 00         |
| pin_names Complex Attribute                                                                                 |            |
| · <del>-</del> · · · · · · · · · · · · · · · · · · ·                                                        | . 89       |
| vector Complex Attribute                                                                                    | . 89<br>89 |

|    | user_parameters Group                                           | 92  |
|----|-----------------------------------------------------------------|-----|
|    | voltage_state_range_list Group                                  | 93  |
|    | voltage_state_range Attribute                                   | 93  |
|    | wire_load Group                                                 | 94  |
|    | wire_load_selection Group                                       | 96  |
|    | wire_load_table Group                                           | 97  |
| 2. | cell and model Group Description and Syntax                     | 98  |
|    | cell Group                                                      | 98  |
|    | Attributes and Values                                           | 99  |
|    | Simple Attributes                                               | 100 |
|    | always_on Simple Attribute                                      | 100 |
|    | antenna_diode_type Simple Attribute                             | 101 |
|    | area Simple Attribute                                           | 101 |
|    | auxiliary_pad_cell Simple Attribute                             | 101 |
|    | base_name Simple Attribute                                      | 101 |
|    | bus_naming_style Simple Attribute                               | 102 |
|    | cell_footprint Simple Attribute                                 | 102 |
|    | cell_leakage_power Simple Attribute                             | 103 |
|    | clock_gating_integrated_cell Simple Attribute                   | 103 |
|    | contention_condition Simple Attribute                           | 106 |
|    | dont_fault Simple Attribute                                     | 106 |
|    | dont_touch Simple Attribute                                     | 106 |
|    | dont_use Simple Attribute                                       | 107 |
|    | driver_type Simple Attribute                                    | 107 |
|    | driver_waveform Simple Attribute                                | 107 |
|    | driver_waveform_rise and driver_waveform_fall Simple Attributes | 108 |
|    | em_temp_degradation_factor Simple Attribute                     | 109 |
|    | fpga_cell_type Simple Attribute                                 | 109 |
|    | fpga_isd Simple Attribute                                       | 110 |
|    | interface_timing Simple Attribute                               | 110 |
|    | io_type Simple Attribute                                        | 110 |
|    | is_pad Simple Attribute                                         | 111 |
|    | is_pll_cell Simple Attribute                                    | 111 |
|    | is_clock_gating_cell Simple Attribute                           | 113 |
|    | is_clock_isolation_cell Simple Attribute                        | 113 |
|    | is isolation cell Simple Attribute                              | 113 |

|     | is_level_shifter Simple Attribute        | 114 |
|-----|------------------------------------------|-----|
|     | is_macro_cell Simple Attribute           | 114 |
|     | is_soi Simple Attribute                  | 114 |
|     | level_shifter_type Simple Attribute      | 115 |
|     | map_only Simple Attribute                | 115 |
|     | pad_cell Simple Attribute                | 116 |
|     | pad_type Simple Attribute                | 116 |
|     | physical_variant_cells Simple Attribute  | 117 |
|     | power_cell_type Simple Attribute         | 117 |
|     | power_gating_cell Simple Attribute       | 117 |
|     | preferred Simple Attribute               | 118 |
|     | retention_cell Simple Attribute          | 118 |
|     | sensitization_master Simple Attribute    | 118 |
|     | single_bit_degenerate Simple Attribute   | 119 |
|     | slew_type Simple Attribute               | 120 |
|     | switch_cell_type Simple Attribute        | 120 |
|     | threshold voltage group Simple Attribute |     |
|     | timing_model_type Simple Attribute       | 121 |
|     | use for size only Simple Attribute       |     |
| Cor | mplex Attributes                         | 122 |
|     | input_voltage_range Attribute            |     |
|     | output_voltage_range Attribute           |     |
|     | pin_equal Complex Attribute              |     |
|     | pin_name_map Complex Attribute           |     |
|     | pin_opposite Complex Attribute           |     |
|     | resource_usage Complex Attribute         |     |
| Gro | pup Statements                           |     |
| Oic | cell Group Example                       |     |
|     | critical_area_table Group                |     |
|     | bundle Group                             |     |
|     | bus Group                                |     |
|     | bus type Simple Attribute                |     |
|     | scan start pin Simple Attribute          |     |
|     | scan_pin_inverted Attribute              |     |
|     | pin Simple Attributes in a bus Group     |     |
|     | capacitance Simple Attribute             |     |
|     | direction Simple Attribute               |     |
|     | pin Group Statement in a bus Group       |     |
|     | Example                                  | 139 |

| Example Bus Description–Logic Library                   | 140 |
|---------------------------------------------------------|-----|
| char_config Group                                       | 142 |
| clear_condition Group                                   | 143 |
| clock_condition Group                                   | 144 |
| dynamic_current Group                                   | 147 |
| ff, latch, ff_bank, and latch_bank Groups               | 147 |
| reference_pin_names Variable                            | 148 |
| variable1 and variable2 Variables                       |     |
| bits Variable                                           |     |
| related_inputs Simple Attribute                         |     |
| related_outputs Simple Attribute                        |     |
| typical_capacitances Simple Attribute                   | 149 |
| when Simple Attribute                                   | 150 |
| switching_group Group                                   | 150 |
| input_switching_condition Simple Attribute              | 151 |
| output_switching_condition Simple Attribute             | 151 |
| min_input_switching_count Simple Attribute              | 152 |
| max_input_switching_count Attribute                     | 152 |
| pg_current Group                                        | 153 |
| compact_ccs_power Group                                 | 153 |
| values Attribute                                        | 154 |
| vector Group                                            | 155 |
| index_1, index_, index_3, and index_4 Simple Attributes | 156 |
| index_output Simple Attribute                           | 156 |
| reference_time Simple Attribute                         | 157 |
| values Simple Attribute                                 | 157 |
| ff Group                                                | 157 |
| clear Simple Attribute                                  | 158 |
| clear_preset_var1 Simple Attribute                      |     |
| clear_preset_var2 Simple Attribute                      |     |
| clocked_on and clocked_on_also Simple Attributes        |     |
| next_state Simple Attribute                             |     |
| Single-Stage Flip-Flop                                  |     |
| Master-Slave Flip-Flop                                  |     |
| next_state Simple Attribute                             |     |
| ff_bank Group                                           |     |
| fpga condition Group                                    |     |
| generated_clock Group                                   |     |
| - · · · · · · · · · · · · · · · · · · ·                 | 176 |
|                                                         |     |

|    | latch Group                                            | 183   |
|----|--------------------------------------------------------|-------|
|    | latch_bank Group                                       | 187   |
|    | leakage_current Group                                  | . 194 |
|    | gate_leakage Group                                     | 197   |
|    | input_low_value Simple Attribute                       | 198   |
|    | input_high_value Simple Attribute                      | 198   |
|    | leakage_power Group                                    | .199  |
|    | lut Group                                              | . 202 |
|    | mode_definition Group                                  | 202   |
|    | mode_value Group                                       |       |
|    | pg_setting_definition Group                            | 204   |
|    | default_pg_setting Simple Attribute                    | 205   |
|    | illegal_transition_if_undefined Simple Attribute       | 205   |
|    | pg_setting_value Group                                 |       |
|    | pg_setting_transition Group                            |       |
|    | pg_pin Group                                           |       |
|    | voltage_name Simple Attribute                          |       |
|    | permit_power_down Simple Attribute                     |       |
|    | pg_type Simple Attribute                               |       |
|    | Example of a Level-Shifter Cell With Virtual Bias Pins |       |
|    | user_pg_type Simple Attribute                          |       |
|    | physical_connection Simple Attribute                   |       |
|    | related_bias_pin                                       | 213   |
|    | is_insulated Simple Attribute                          |       |
|    | tied_to Simple Attribute                               |       |
|    | preset_condition Group                                 |       |
|    | retention_condition Group                              | .215  |
|    | soft_error_rate Group                                  | 216   |
|    | statetable Group                                       | 217   |
|    | test_cell Group                                        | 218   |
|    | type Group                                             | 222   |
|    | model Group                                            | 225   |
|    | Attributes and Values                                  | 225   |
|    | cell_name Simple Attribute                             |       |
|    | short Complex Attribute                                | 226   |
| 3. | pin Group Description and Syntax                       | 227   |
|    | Syntax of a pin Group in a cell or bus Group           | .227  |

| Simple Attributes                                                   | 227 |
|---------------------------------------------------------------------|-----|
| alive_during_partial_power_down Simple Attribute                    | 229 |
| alive_during_power_up Simple Attribute                              | 230 |
| always_on Simple Attribute                                          | 230 |
| antenna_diode_related_ground_pins Simple Attribute                  | 230 |
| antenna_diode_related_power_pins Simple Attribute                   | 231 |
| antenna_diode_type Simple Attribute                                 | 231 |
| bit_width Simple Attribute                                          | 231 |
| capacitance Simple Attribute                                        | 232 |
| clamp_0_function Simple Attribute                                   |     |
| clamp_1_function Simple Attribute                                   | 232 |
| clamp_z_function Simple Attribute                                   |     |
| clamp_latch_function Simple Attribute                               |     |
| clock Simple Attribute                                              | 233 |
| clock_gate_clock_pin Simple Attribute                               |     |
| clock_gate_enable_pin Simple Attribute                              |     |
| clock_gate_test_pin Simple Attribute                                |     |
| clock_gate_obs_pin Simple Attribute                                 |     |
| clock_gate_out_pin Simple Attribute                                 |     |
| clock_isolation_cell_clock_pin Simple Attribute                     |     |
| complementary_pin Simple Attribute                                  |     |
| connection_class Simple Attribute                                   |     |
| data_in_type Simple Attribute                                       |     |
| direction Simple Attribute                                          |     |
| dont_fault Simple Attribute                                         |     |
| drive_current Simple Attribute                                      |     |
| driver_type Simple Attribute                                        |     |
| driver_waveform Simple Attribute                                    |     |
| driver_waveform_rise and driver_waveform_fall Simple Attributes     |     |
| fall_capacitance Simple Attribute                                   |     |
| fall_current_slope_after_threshold Simple Attribute                 |     |
| fall_current_slope_before_threshold Simple Attribute                |     |
| fall_time_after_threshold Simple Attribute                          |     |
| fall_time_before_threshold Simple Attribute                         |     |
| fanout_load Simple Attribute                                        |     |
| fault_model Simple Attribute                                        |     |
| function Simple Attribute                                           |     |
| _ · ·                                                               |     |
| has_pass_gate Simple Attribute                                      |     |
| ·                                                                   |     |
| illegal_clamp_condition Simple Attribute input_map Simple Attribute |     |
| input_signal_level Simple Attribute                                 |     |
| input_threshold_pct_fall Simple Attribute                           |     |
| input_threshold_pct_rise Simple Attribute                           |     |
| input unesholu pot nse olimpie Aunbute                              | ∠აა |

| input_voltage Simple Attribute                   | 253   |
|--------------------------------------------------|-------|
| internal_node Simple Attribute                   | 254   |
| inverted_output Simple Attribute                 | 254   |
| is_analog Attribute                              | 255   |
| is_isolated Simple Attribute                     | 255   |
| is_pad Simple Attribute                          | 255   |
| is_pll_reference_pin Attribute                   | . 256 |
| is_pll_feedback_pin Attribute                    | 257   |
| is_pll_output_pin Attribute                      | 257   |
| is_unbuffered Simple Attribute                   | 258   |
| is_unconnected Simple Attribute                  | 259   |
| isolation_cell_data_pin Simple Attribute         |       |
| isolation_cell_enable_pin Simple Attribute       | .259  |
| isolation_enable_condition Simple Attribute      |       |
| level_shifter_data_pin Simple Attribute          | 260   |
| level_shifter_enable_pin Simple Attribute        | 260   |
| map_to_logic Simple Attribute                    | 261   |
| max_capacitance Simple Attribute                 | . 261 |
| max_input_delta_overdrive_high Simple Attribute  | 262   |
| max_input_delta_underdrive_high Simple Attribute |       |
| max_fanout Simple Attribute                      |       |
| max_transition Simple Attribute                  |       |
| min_capacitance Simple Attribute                 | 263   |
| min_fanout Simple Attribute                      | 263   |
| min_period Simple Attribute                      | . 264 |
| min_pulse_width_high Simple Attribute            | 264   |
| min_pulse_width_low Simple Attribute             | .264  |
| multicell_pad_pin Simple Attribute               |       |
| nextstate_type Simple Attribute                  | 265   |
| output_signal_level Simple Attribute             | 266   |
| output_signal_level_high Simple Attribute        | 266   |
| output_signal_level_low Simple Attribute         | .266  |
| output_voltage Simple Attribute                  | 266   |
| pg_function Simple Attribute                     |       |
| pin_func_type Simple Attribute                   | 266   |
| power_down_function Simple Attribute             | 267   |
| prefer_tied Simple Attribute                     | 267   |
| primary_output Simple Attribute                  |       |
| pulling_current Simple Attribute                 | 268   |
| pulling_resistance Simple Attribute              |       |
| pulse_clock Simple Attribute                     |       |
| related_ground_pin Simple Attribute              |       |
| related_power_pin Simple Attribute               | 270   |
| restore_action Simple Attribute                  | 270   |
| restore condition Simple Attribute               | 270   |

| restore_edge_type Simple Attribute                   | 2/1 |
|------------------------------------------------------|-----|
| rise_capacitance Simple Attribute                    | 271 |
| rise_current_slope_after_threshold Simple Attribute  | 272 |
| rise_current_slope_before_threshold Simple Attribute | 272 |
| rise_time_after_threshold Simple Attribute           | 273 |
| rise_time_before_threshold Simple Attribute          | 273 |
| save_action Simple Attribute                         | 273 |
| save_condition Simple Attribute                      | 274 |
| signal_type Simple Attribute                         | 274 |
| slew_control Simple Attribute                        | 276 |
| slew_lower_threshold_pct_fall Simple Attribute       | 276 |
| slew_lower_threshold_pct_rise Simple Attribute       | 277 |
| slew_upper_threshold_pct_fall Simple Attribute       | 277 |
| slew_upper_threshold_pct_rise Simple Attribute       | 278 |
| state_function Simple Attribute                      | 278 |
| std_cell_main_rail Simple Attribute                  | 278 |
| switch_function Simple Attribute                     | 279 |
| switch_pin Simple Attribute                          | 279 |
| test_output_only Simple Attribute                    | 279 |
| three_state Simple Attribute                         |     |
| x_function Simple Attribute                          | 280 |
| Complex Attributes                                   | 280 |
| fall_capacitance_range Complex Attribute             | 281 |
| power_gating_pin Complex Attribute                   | 281 |
| retention_pin Complex Attribute                      | 282 |
| rise_capacitance_range Complex Attribute             | 282 |
| Group Statements                                     | 283 |
| ccsn_first_stage Group                               | 283 |
| is inverting Simple Attribute                        |     |
| is_needed Simple Attribute                           |     |
| is_pass_gate Simple Attribute                        |     |
| miller cap fall Simple Attribute                     |     |
| miller_cap_rise Simple Attribute                     | 287 |
| related_ccb_node Simple Attribute                    | 287 |
| mode Attribute                                       | 287 |
| stage_type Simple Attribute                          | 287 |
| when Simple Attribute                                | 288 |
| mode Complex Attribute                               | 288 |
| dc_current Group                                     | 288 |
| output_voltage_fall Group                            | 289 |
| output_voltage_rise Group                            | 289 |
| propagated_noise_high Group                          | 289 |
| propagated_noise_low Group                           | 290 |
| ccsn_last_stage Group                                | 290 |

| char_config Group                                                  | 290   |
|--------------------------------------------------------------------|-------|
| electromigration Group                                             | . 292 |
| Simple Attributes                                                  | 292   |
| Complex Attributes                                                 | . 292 |
| Group Statement                                                    | 292   |
| lifetime_profile Simple Attribute                                  | . 292 |
| related_pin Simple Attribute                                       |       |
| related_bus_pins Simple Attribute                                  |       |
| when Simple Attribute                                              |       |
| index_1 and index_2 Complex Attributes                             |       |
| values Complex Attribute                                           |       |
| em_max_toggle_rate Group                                           |       |
| input_ccb Group                                                    |       |
| related_ccb_node Simple Attribute                                  |       |
| output_ccb Group                                                   |       |
| internal_power Group                                               | . 297 |
| Syntax for One-Dimensional, Two-Dimensional, and Three-Dimensional |       |
| Tables                                                             |       |
| equal_or_opposite_output Simple Attribute                          |       |
| falling_together_group Simple Attribute                            |       |
| power_level Simple Attribute                                       |       |
| related_pin Simple Attribute                                       |       |
| related_pg_pin Simple Attribute                                    |       |
| rising_together_group Simple Attribute                             |       |
| switching_interval Simple Attribute                                |       |
| when Simple Attribute                                              |       |
| mode Complex Attribute                                             |       |
| fall_power Group                                                   |       |
| power Group                                                        |       |
| rise_power Group                                                   |       |
| max_cap Group                                                      |       |
| max_trans Group                                                    |       |
|                                                                    |       |
| min_pulse_width Group                                              |       |
| constraint_high Simple Attribute                                   |       |
| when Simple Attribute                                              |       |
| sdf_cond Simple Attribute                                          |       |
| mode Complex Attribute                                             |       |
| minimum period Group                                               |       |
| <u> </u>                                                           |       |
| Syntax                                                             |       |
| Complex Attributes                                                 |       |
| Quinplot / tttlbutou                                               |       |

| constraint Simple Attribute                                            | 314 |
|------------------------------------------------------------------------|-----|
| when Simple Attribute                                                  | 315 |
| sdf_cond Simple Attribute                                              | 315 |
| mode Complex Attribute                                                 | 315 |
| receiver_capacitance Group                                             | 316 |
| Groups                                                                 | 316 |
| Complex Attribute                                                      | 318 |
| Simple Attributes                                                      | 318 |
| timing Group in a pin Group                                            | 319 |
| clock_gating_flag Simple Attribute                                     |     |
| default_timing Simple Attribute                                        |     |
| fpga_arc_condition Simple Attribute                                    |     |
| interdependence_id Simple Attribute                                    |     |
| output_signal_level_high Simple Attribute                              |     |
| output_signal_level_low Simple Attribute                               |     |
| related_output_pin Simple Attribute                                    | 325 |
| related_pin Simple Attribute                                           | 326 |
| sdf_cond Simple Attribute                                              | 327 |
| sdf_cond_end Simple Attribute                                          | 327 |
| sdf_cond_start Simple Attribute                                        | 327 |
| sdf_edges Simple Attribute                                             | 328 |
| sensitization_master Simple Attribute                                  | 328 |
| timing_sense Simple Attribute                                          | 328 |
| timing_type Simple Attribute                                           |     |
| wave_rise_sampling_index and wave_fall_sampling_index Attributes .     |     |
| when Simple Attribute                                                  |     |
| when_end Simple Attribute                                              |     |
| when_start Simple Attribute                                            |     |
| active_input_ccb Complex Attribute                                     |     |
| active_output_ccb Complex Attribute                                    |     |
| function Complex Attribute                                             |     |
| propagating_ccb Complex Attribute                                      |     |
| reference_input Complex Attribute                                      |     |
| mode Complex Attribute                                                 |     |
| pin_name_map Complex Attribute                                         |     |
| wave_rise and wave_fall Complex Attributes                             | 345 |
| wave_rise_time_interval and wave_fall_time_interval Complex            | 246 |
| Attributes                                                             |     |
| ccs_retain_rise and ccs_retain_fall Groups                             |     |
| cell_degradation Group                                                 |     |
| cell_rise Group                                                        |     |
| char config Group                                                      |     |
| compact ccs retain rise and compact ccs retain fall Groups             |     |
| COMPACT COSTICIÓN NOCANA CONTRACTORA DE CARTO DA TECANO DA CONTRACTORA | /   |

|       | compact_ccs_rise and compact_ccs_fall Groups | 352   |
|-------|----------------------------------------------|-------|
|       | base_curves_group Simple Attribute           | 353   |
|       | values Complex Attribute                     | 353   |
|       | fall_constraint Group                        | 354   |
|       | fall_propagation Group                       | . 355 |
|       | fall_transition Group                        | 355   |
|       | ocv_sigma_cell_fall Group                    | 356   |
|       | ocv_sigma_cell_rise Group                    | 357   |
|       | ocv_sigma_fall_constraint Group              | . 358 |
|       | ocv_sigma_fall_transition Group              | 358   |
|       | ocv_sigma_rise_constraint Group              | 360   |
|       | ocv_sigma_rise_transition Group              | . 360 |
|       | ocv_sigma_retaining_fall Group               | . 360 |
|       | ocv_sigma_retaining_rise Group               | 361   |
|       | ocv_sigma_retain_fall_slew Group             | .362  |
|       | ocv_sigma_retain_rise_slew Group             | 363   |
|       | ocv_mean_shift_* Groups                      |       |
|       | ocv_skewness_* Groups                        |       |
|       | ocv_std_dev_* Groups                         |       |
|       | output_current_fall Group                    | .363  |
|       | output_current_rise Group                    |       |
|       | receiver_capacitance_fall Group              |       |
|       | receiver_capacitance_rise Group              |       |
|       | receiver_capacitance1_fall Group             |       |
|       | receiver_capacitance1_rise Group             |       |
|       | receiver_capacitance2_fall Group             |       |
|       | receiver_capacitance2_rise Group             |       |
|       | retaining_fall Group                         |       |
|       | retaining_rise Group                         |       |
|       | retain_fall_slew Group                       |       |
|       | retain_rise_slew Group                       |       |
|       | rise_constraint Group                        |       |
|       | rise_propagation Group                       |       |
|       | rise_transition Group                        | 371   |
| tlate | ch Group                                     | 372   |
|       | edge_type Simple Attribute                   | 373   |
|       | tdisable Simple Attribute                    | 272   |

## **Library Group Description and Syntax**

This chapter describes the role of the <code>library</code> group in defining a CMOS logic library. This chapter also includes descriptions and syntax examples for all the attributes and groups that you can define within the <code>library</code> group, with the following exceptions:

- The cell and model groups, which are described in Chapter 2, cell and model Group Description and Syntax."
- The pin group, which is described in pin Group Description and Syntax.

This chapter provides information about the library group in the following sections:

- Library-Level Attributes and Values
- General Syntax
- library Group Name
- · library Group Example
- Simple Attributes
- Defining Default Attribute Values in a CMOS Logic Library
- Complex Attributes
- Group Statements

### **Library-Level Attributes and Values**

The library group is the superior group in a logic library. The library group contains all the groups and attributes that define the logic library.

Example 1 lists alphabetically a sampling of the attributes, groups, and values that you can define within a logic library. The example in General Syntax shows the general syntax and the functional order in which the attributes usually appear within a library group.

#### Example 1 Attributes, Groups, and Values in a Logic Library

```
library (name<sub>string</sub>) {
    ... library description ...
}
```

## Chapter 1: Library Group Description and Syntax Library-Level Attributes and Values

```
/* Library Description: Simple Attributes */
altitude unit : value<sub>enum</sub> ;
bus_naming style : "string" ;
comment : "string" ;
current unit : value_enum ; date : "date" ; delay model : value_enum ;
em temp degradation factor : float ;
input_threshold_pct_fall : trip_point value ;
input_threshold_pct_rise : trip_point value ;
is_soi : true | false ;
leakage_power_unit : value_enum ;
nom_process : float ;
nom_temperature : float ;
nom voltage : float ;
output_threshold_pct_fall : trip_point value ;
output_threshold_pct_rise : trip_point value ;
power model : table Tookup ;
pulling_resistance_unit : 1ohm | 10ohm | 100ohm | 1kohm ;
revision : float | string;
slew_derate_from_library : derate value;
slew_lower_threshold_pct_fall : trip_point value;
slew_lower_threshold_pct_rise : trip_point value ;
slew_upper_threshold_pct_fall : trip_point value ; slew_upper_threshold_pct_rise : trip_point value ;
soft_error_rate_confidence : float ;
time_unit : 1ps | 10ps | 100ps | 1ns ;
voltage unit : 1mV | 10mV | 100mV | 1V ;
   /* Library Description: Default Attributes */
default cell leakage power : float ;
default_connection_class : name | name_list_string ;
default_fanout_load : float ;
default_inout_pin_cap : float
default_input_pin_cap : float
default max_capacitance : float ;
default_max fanout : float ;
default max transition : float ;
default operating_conditions : namestring ;
default output pin cap : float ;
default wire load : namestring ;
default_wire_load_area : float ;
default_wire_load_capacitance : float ;
default_wire_load_mode : top | segmented | enclosed ;
default_wire_load_resistance : float ;
default wire load selection : name<sub>string</sub> ;
   /* Library Description: Scaling Attributes */
k process cell fall : float ; /* nonlinear model only */
k_process_cell_rise : float ; /* nonlinear model only */
k_process_fall_propagation : float ; /* nonlinear model only */k_process_fall_transition : float ; /* nonlinear model only */
k process pin cap : float ;
k process rise propagation : float ; /* nonlinear model only */
```

## Chapter 1: Library Group Description and Syntax Library-Level Attributes and Values

```
k process rise transition : float ; /* nonlinear model only */
k process wire cap : float ;
k_process_wire_cap : float ;
k_temp_cell_rise : float ; /* nonlinear model only */
k_temp_cell_fall : float ; /* nonlinear model only */
k_temp_fall_propagation : float ; /* nonlinear model only */
k_temp_fall_transition : float ; /* nonlinear model only */
k temp pin cap : float ;
k_temp_rise_propagation : float /* nonlinear model only */
k_temp_rise_transition : float ; /* nonlinear model only */
k_temp_rise_wire_resistance : float ;
k temp rise wire resistance : float ;
k_temp_wire_cap : float ;
k_comp_wite_cdp. Float;
k_volt_cell_fall: float; /* nonlinear model only */
k_volt_cell_rise: float; /* nonlinear model only */
k_volt_fall_propagation: float; /* nonlinear model only */
k_volt_fall_transition: float; /* nonlinear model only */
k_volt_pin_cap : float ;
k_volt_rise_propagation : float ; /* nonlinear model only */
k_volt_rise_transition : float ; /* nonlinear model only */
k_volt_wire_cap : float ;
    /* Library Description: Complex Attributes */
capacitive_load_unit (value, unit) ;
default_part (default_part_name_id, speed_grade_id) ;
define (name, object, type) ; /*user-defined attributes only */
define cell area (area name, resource type) ;
define_group (attribute_name_string, group_name_string, attribute_type_string ; library_features (value_1, value_2, ..., value_n) ; receiver_capacitance_rise_threshold_pct ("float, float, ...") ; receiver_capacitance_fall_threshold_pct ("float, float, ...") ;
technology ("name") ;
   /* Library Description: Group Statements*/
cell (name)
                     { }
dc current template (template nameid) { }
de\overline{f}ault so\overline{f}t\_error\_rate (name) { }
em_lut_template (name) { }
fall_net_delay : name ;
fall transition degradation (name) { }
inpu\overline{t} voltage (\overline{name}) { }
lu table template (name) { }
ocv_derate (name) { }
ocv_table_template (template_name) { }
operating conditions (name)
output voltage (name)
part (name) { }
power_lut_template (template_name_id ) { }
rise \overline{\text{net delay}}: name;
rise transition degradation ()
soft_error rate_template (name) { }
timing (name | name_list) { }
type (name) { }
voltage state range list
wire load (name) { }
wire load selection (name) { }
wire load table (name) { }
```

### **General Syntax**

The example in Library-Level Attributes and Values shows the general syntax of the <code>library</code> group. The first line names the library. Subsequent lines show simple and complex attributes that apply to the library as a whole, such as <code>technology</code>, <code>date</code>, and <code>revision</code>.

The example indicates where you place the default and scaling factors in library syntax. Group statements complete the library syntax.

Every cell in the library has a separate cell description.

#### Note:

Example 2 does not contain every attribute or group listed in the example in Library-Level Attributes and Values.

### Example 2 General Syntax of a Logic Library

```
library (name_{string}) {
  /* Library-Level Simple and Complex Attributes */
 technology (nameenum);
delay_model: "model";
 bus_naming_style : "string" ;
 date : "date";
cate: "date";
comment: "string";
time_unit: "unit";
voltage_unit: "unit";
leakage_power_unit: "unit";
current_unit: "unit";
 pulling resistance unit : "unit" ;
 capacitIve load unit (value, unit);
define_cell_area (area_name, resource_type);
revision : float | string;
 /* Default Attributes and Values (not shown here)*/
 /* Scaling Factors Attributes and Values (not shown here) */
 /* Library-Level Group Statements */
 operating conditions (name<sub>string</sub>)
  ... operating conditions description ...
 wire load (name<sub>string</sub>)
   ... wire load description ...
 wire load selection (name<sub>string</sub>)
   ... wire load selection criteria...
 power lut_template (name<sub>string</sub>)
   ... power lookup table template information...
     /* Cell definitions */
```

## Chapter 1: Library Group Description and Syntax library Group Name

```
cell (name<sub>string</sub>2) {
    ... cell description ...
}
...
type (name<sub>string</sub>) {
    ... type description ...
}
input_voltage (name<sub>string</sub>) {
    ... input voltage information ...
}
output_voltage (name<sub>string</sub>) {
    ... output voltage information ...
}
```

### **library Group Name**

The first line of the library group statement names the library. It is the first executable line in your library.

### **Syntax**

```
library(name<sub>string</sub>) {
    ... library description ...
}
```

### Example

A library called example1 looks like this:

```
library (example1) {
    ... library description...
}
```

### library Group Example

Example 3 shows a portion of a library group for a CMOS library. It contains buses and uses a nonlinear timing delay model.

#### Example 3 CMOS library Group

```
library (example1) {
  technology (cmos) ;
  delay_model : table_lookup ;
  date : "December 12, 2013" ;
  revision : 2013.12 ;
  bus_naming_style : "Bus%sPin%d" ;
  ...
```

}

### **Simple Attributes**

Following are descriptions of the library group simple attributes. Similar sections describing the default, complex, and group statement attributes complete this chapter.

### altitude\_unit Simple Attribute

The altitude\_unit attribute specifies the unit of altitude in the library. Valid values are 1 m (default) or 1 km.

### **Syntax**

```
altitude_unit : value;
Example
altitude_unit : 1km ;
```

### bus\_naming\_style Simple Attribute

The bus naming style attribute defines the naming convention for buses in the library.

### **Syntax**

```
bus_naming_style : "string";
string
```

Contains alphanumeric characters, braces, underscores, dashes, or parentheses. Must contain one \$s symbol and one \$d symbol. The \$s and \$d symbols can appear in any order with at least one nonnumeric character in between.

The colon character is not allowed in a <code>bus\_naming\_style</code> attribute value because the colon is used to denote a range of bus members. You construct a complete bused-pin name by using the name of the owning bus and the member number. The owning bus name is substituted for the <code>%s</code>, and the member number replaces the <code>%d</code>.

If you do not define the <code>bus\_naming\_style</code> attribute, the default naming convention is applied, as shown.

#### **Example**

```
bus_naming_style : "%s[%d]" ;
```

When the default naming convention is applied, member 1 of bus A becomes A[1].

The next example shows how you can use the <code>bus\_naming\_style</code> attribute to apply a different naming convention.

### **Example**

```
bus naming style : "Bus%sPin%d" ;
```

When this naming convention is applied, bus member 1 of bus A becomes BusAPin1, bus member 2 becomes BusAPin2, and so on.

### comment Simple Attribute

You use the comment attribute to include copyright or other product information in the library report. You can include only one comment line in a library.

### **Syntax**

string

```
comment : "string" ;
```

You can use an unlimited number of characters in the string, but all the characters must be enclosed within quotation marks.

### current\_unit Simple Attribute

The <code>current\_unit</code> attribute specifies the unit for the drive current generated by output pads. The <code>pulling\_current</code> attribute for a pull-up or pull-down transistor also represents its values in the specified unit.

### **Syntax**

```
current_unit : valueenum ;
value
```

The valid values are 1uA, 10uA, 100uA, 1mA, 10mA, 100mA, and 1A. No default exists for the current\_unit attribute if the attribute is omitted.

#### **Example**

```
current unit : 100uA ;
```

### date Simple Attribute

The optional date attribute identifies the date your library was created.

#### **Syntax**

```
date : "date" ;
```

date

You can use any format within the quotation marks to report the date.

#### **Example**

```
date : "12 December 2003" ;
```

### default\_fpga\_isd Simple Attribute

If you define more than one fpga\_isd group, you must use the default\_fpga\_isd attribute to specify which of those fpga isd groups is the default.

### **Syntax**

```
default_fpga_isd : fpga_isd_name_id ;
fpga_isd_name
```

The name of the default fpga isd group.

### **Example**

```
default fpga isd : lib isd ;
```

### default\_threshold\_voltage\_group Simple Attribute

The optional default\_threshold\_voltage\_group attribute specifies a cell's category based on its threshold voltage characteristics.

#### **Syntax**

```
default_threshold_voltage_group : group_name;
group_name
```

A string value representing the name of the category.

#### **Example**

```
default threshold voltage group : "high vt cell" ;
```

### delay\_model Simple Attribute

Use the  $delay_{model}$  attribute to specify which delay model to use in the delay calculations.

The delay\_model attribute must be the first attribute in the library if a technology attribute is not present. Otherwise, it should follow the technology attribute.

#### Note:

If you do not define a delay model attribute, table lookup.

### **Syntax**

```
delay_model : value_num ;
value
    Valid value is table_lookup.

Example
delay model : table_lookup ;
```

distance unit : enum (um, mm);

### distance\_unit and dist\_conversion\_factor Attributes

The distance\_unit attribute specifies the distance unit and the resolution, or accuracy, of the values in the critical\_area\_table table in the critical\_area\_lut\_template group. The distance and area values are represented as floating-point numbers that are rounded in the critical\_area\_table. The distance values are rounded by the dist\_conversion\_factor and the area values are rounded by the dist\_conversion factor squared.

```
dist_conversion_factor : integer;

Example

library(my_library) {

distance_unit : um;
dist_conversion_factor : 1000;
critical_area_lut_template (caa_template) {
  variable_1 : defect_size_diameter;
  index_1 ("0.05, 0.10, 0.15, 0.20, 0.25, 0.30");
}
```

### critical\_area\_lut\_template Group

The critical\_area\_lut\_template group is a critical area lookup table used only for critical area analysis modeling. The defect size diameter is the only valid value.

#### **Syntax**

```
critical_area_lut_template (template_name) {

Example
library(my_library) {

distance_unit : um;
dist_conversion_factor : 1000;
critical_area_lut_template (caa_template) {
 variable_1 : defect_size_diameter;
 index_1 ("0.05, 0.10, 0.15, 0.20, 0.25, 0.30");
}
```

### device\_layer, poly\_layer, routing\_layer, and cont\_layer Groups

Because yield calculation varies among different types of layers, Liberty syntax supports the following types of layers: device, poly, routing, and contact (via) layers. The device\_layer, poly\_layer, routing\_layer, and cont\_layer groups define layers that have critical area data modeled on them for cells in the library. The layer definition is specified at the library level. It is recommended that you declare the layers in order, from the bottom up. The layer names specified here must match the actual layer names in the corresponding physical libraries.

```
device_layer(string) {} /* such as diffusion layer OD */

Example

library(my_library) {

distance_unit : um;
dist_conversion_factor : 1000;
critical_area_lut_template (caa_template) {
  variable_1 : defect_size_diameter;
  index_1 ("0.05, 0.10, 0.15, 0.20, 0.25, 0.30");
}

device_layer(string) {} /* such as diffusion layer OD */
poly_layer(string) {} /* such as poly layer */
routing_layer(string) {} /* such as M1, M2, ... */
cont_layer(string) {} /* via layer, such as VIA */
```

### em\_temp\_degradation\_factor Simple Attribute

The <code>em\_temp\_degradation\_factor</code> attribute specifies the electromigration exponential degradation factor.

#### **Syntax**

```
em_temp_degradation_factor : value<sub>float</sub> ;
```

#### value

A floating-point number in centigrade units consistent with other temperature specifications throughout the library.

#### **Example**

```
em_temp_degradation_factor : 40.0 ;
```

### input\_threshold\_pct\_fall Simple Attribute

Use the <code>input\_threshold\_pct\_fall</code> attribute to set the default threshold point on an input pin signal falling from 1 to 0. You can specify this attribute at the pin-level to override the default.

### **Syntax**

```
input_threshold_pct_fall : trip_pointfloat;
```

#### trip\_point

A floating-point number between 0.0 and 100.0 that specifies the threshold point of an input pin signal falling from 1 to 0. The default is 50.0.

#### **Example**

```
input threshold pct fall: 60.0;
```

### input\_threshold\_pct\_rise Simple Attribute

Use the  $input\_threshold\_pct\_rise$  attribute to set the default threshold point on an input pin signal rising from  $\overline{0}$  to 1. You can specify this attribute at the pin-level to override the default.

```
input_threshold_pct_rise : trip_pointfloat ;
```

```
trip point
```

A floating-point number between 0.0 and 100.0 that specifies the threshold point of an input pin signal rising from 0 to 1. The default is 50.0.

#### **Example**

```
input threshold pct rise : 40.0 ;
```

### is\_soi Simple Attribute

The is\_soi attribute specifies that all the cells in a library are silicon-on-insulator (SOI) cells. The default is false, which means that the library cells are bulk-CMOS cells.

If the <code>is\_soi</code> attribute is specified at both the library and cell levels, the cell-level value overrides the library-level value.

### **Syntax**

```
is_soi : true | false ;
Example
is_soi : true ;
```

For more information about the is\_soi attribute and SOI cells, see the "Advanced Low-Power Modeling" chapter of the *Liberty User Guide*, *Vol.* 1.

### leakage\_power\_unit Simple Attribute

The <code>leakage\_power\_unit</code> attribute is defined at the library level. It indicates the units of the power values in the library. If this attribute is missing, the leakage-power values are expressed without units.

#### **Syntax**

```
leakage_power_unit : valueenum ;
value
```

Valid values are 1mW, 100mW, 10mW, 1mW, 100nW, 10nW, 10nW, 100pW, 10pW, and 1pW.

#### **Example**

```
leakage power unit : "100mW" ;
```

### nom\_process Simple Attribute

The nom\_process attribute defines process scaling, one of the nominal operating conditions for a library.

### **Syntax**

value

```
nom_process : valuefloat ;
```

A floating-point number that represents the degree of process scaling in the cells of the library.

#### Example

```
nom process : 1.0 ;
```

### nom\_temperature Simple Attribute

The nom\_temperature attribute defines the temperature (in centigrade), one of the nominal operating conditions for a library.

### **Syntax**

```
nom_temperature : valuefloat ;
```

value

A floating-point number that represents the temperature of the cells in the library.

#### Example

```
nom temperature : 25.0 ;
```

### nom\_voltage Simple Attribute

The nom\_voltage attribute defines voltage, one of the nominal operating conditions for a library.

#### **Syntax**

```
nom_voltage : valuefloat ;
value
```

A floating-point number that represents the voltage of the cells in the library.

#### **Example**

```
nom voltage : 5.0 ;
```

### output\_threshold\_pct\_fall Simple Attribute

Use the <code>output\_threshold\_pct\_fall</code> attribute to set the value of the threshold point on an output pin signal falling from 1 to 0.

### **Syntax**

```
output_threshold_pct_fall : trip_pointfloat ;
trip_point
```

A floating-point number between 0.0 and 100.0 that specifies the threshold point of an output pin signal falling from 1 to 0. The default is 50.0.

### Example

```
output threshold pct fall: 40.0;
```

### output\_threshold\_pct\_rise Simple Attribute

Use the <code>output\_threshold\_pct\_rise</code> attribute to set the value of the threshold point on an output pin signal rising from 0 to 1.

### **Syntax**

```
output_threshold_pct_rise : trip_pointfloat ;
trip_point
```

A floating-point number between 0.0 and 100.0 that specifies the threshold point of an output pin signal rising from 0 to 1.The default is 50.0.

#### Example

```
output threshold pct rise : 40.0;
```

### power\_model Simple Attribute

Use the power model attribute to specify the power model in your library.

```
power model : value ;
```

value

The valid value is table lookup.

### Example

```
power model : table lookup ;
```

### pulling\_resistance\_unit Simple Attribute

Use the pulling\_resistance\_unit attribute to define pulling resistance unit values for pull-up and pull-down devices.

### **Syntax**

```
pulling_resistance_unit : "unit" ;
unit
```

Valid unit values are 10hm, 100hm, 100hm, and 1kohm. No default exists for pulling resistance unit if the attribute is omitted.

### **Example**

```
pulling resistance unit : "10ohm" ;
```

### revision Simple Attribute

The optional revision attribute defines a revision number for your library.

#### **Syntax**

value

```
revision : value ;
```

The value can be either a floating-point number or a string.

#### **Example**

```
revision : V3.1a ;
```

### slew\_derate\_from\_library Simple Attribute

Use the <code>slew\_derate\_from\_library</code> attribute to specify how the transition times need to be derated to match the transition times between the characterization trip points.

```
slew derate from library : deratefloat ;
```

#### derate

A floating-point number between 0.0 and 1.0. The default is 1.0.

### **Example**

```
slew derate from library : 0.5;
```

### slew lower threshold pct fall Simple Attribute

Use the <code>slew\_lower\_threshold\_pct\_fall</code> attribute to set the default lower threshold point that is used to model the delay of a pin falling from 1 to 0. You can specify this attribute at the pin-level to override the default.

### **Syntax**

```
slew_lower_threshold_pct_fall : trip_point<sub>value</sub> ;
trip_point
```

A floating-point number between 0.0 and 100.0 that specifies the lower threshold point used to model the delay of a pin falling from 1 to 0. The default is 20.0.

### **Example**

```
slew lower threshold pct fall: 30.0;
```

### slew\_lower\_threshold\_pct\_rise Simple Attribute

Use the <code>slew\_lower\_threshold\_pct\_rise</code> attribute to set the default lower threshold point that is used to model the delay of a pin rising from 0 to 1. You can specify this attribute at the pin-level to override the default.

#### **Syntax**

```
slew_lower_threshold_pct_rise : trip_point<sub>value</sub> ;
trip point
```

A floating-point number between 0.0 and 100.0 that specifies the lower threshold point used to model the delay of a pin rising from 0 to 1. The default is 20.0.

### **Example**

```
slew_lower_threshold_pct_rise : 30.0 ;
```

### slew\_upper\_threshold\_pct\_fall Simple Attribute

Use the <code>slew\_upper\_threshold\_pct\_fall</code> attribute to set the default upper threshold point that is used to model the delay of a pin falling from 1 to 0. You can specify this attribute at the pin-level to override the default.

### **Syntax**

```
slew_upper_threshold_pct_fall : trip_point<sub>value</sub> ;
```

A floating-point number between 0.0 and 100.0 that specifies the upper threshold point to model the delay of a pin falling from 1 to 0. The default is 80.0.

#### **Example**

trip point

```
slew upper threshold pct fall : 70.0 ;
```

### slew\_upper\_threshold\_pct\_rise Simple Attribute

Use the <code>slew\_upper\_threshold\_pct\_rise</code> attribute to set the value of the upper threshold point that is used to model the delay of a pin rising from 0 to 1. You can specify this attribute at the pin-level to override the default.

### **Syntax**

```
slew_upper_threshold_pct_rise : trip_point<sub>value</sub> ;
trip point
```

A floating-point number between 0.0 and 100.0 that specifies the upper threshold point used to model the delay of a pin rising from 0 to 1. The default is 80.0.

#### **Example**

```
slew upper threshold pct rise: 70.0;
```

### soft\_error\_rate\_confidence Simple Attribute

The soft\_error\_rate\_confidence attribute specifies the confidence level at which the cell soft error rate is sampled in the library. The value range is from 0 to 1.

```
soft error rate confidence : float ;
```

#### **Example**

```
soft error rate confidence : 0.5 ; /* confidence level 50% */
```

### time\_unit Simple Attribute

Use the optional time unit attribute to specify the time units.

#### **Syntax**

```
time_unit : unit ;
unit
```

Valid values are 1ps, 10ps, 100ps, and 1ns. The default is 1ns.

### **Example**

```
time unit : 100ps ;
```

### voltage\_unit Simple Attribute

Use the voltage unit attribute to specify the voltage units.

Additionally, the voltage attribute in the operating\_conditions group represents values in the voltage units.

### **Syntax**

```
voltage_unit : unit ;
unit
```

Valid values are 1mV, 10mV, 100mV, and 1V. The default is 1V.

#### **Example**

```
voltage unit : 100mV;
```

### **Defining Default Attribute Values in a CMOS Logic Library**

Within the library group of a CMOS logic library, you can define default values for the pin and timing group attributes. Then, as needed, you can override the default settings by defining corresponding attributes in the individual pin or timing groups.

Table 1 lists the default attributes that you can define within the library group and the attributes that override them.

Table 1 CMOS Default Attributes for All Models

| Default attribute             | Description                                  | Override with         |
|-------------------------------|----------------------------------------------|-----------------------|
| default_cell_leakage_power    | Default leakage<br>power                     | cell_leakage_power    |
| default_connection_class      | Default connection class                     | connection_class      |
| default_fanout_load           | Fanout load of input pins                    | fanout_load           |
| default_inout_pin_cap         | Capacitance of inout pins                    | capacitance           |
| default_input_pin_cap         | Capacitance of input pins                    | capacitance           |
| default_max_capacitance       | Maximum capacitance of output pins           | max_capacitance       |
| default_max_fanout            | Maximum fanout of all output pins            | max_fanout            |
| default_max_transition        | Maximum transition of output pins            | max_transition        |
| default_operating_conditions  | Default operating conditions for the library | operating_conditions  |
| default_output_pin_cap        | Capacitance of output pins                   | capacitance           |
| default_wire_load             | Wire load                                    | No override available |
| default_wire_load_area        | Wire load area                               | No override available |
| default_wire_load_capacitance | Wire load capacitance                        | No override available |
| default_wire_load_mode        | Wire load mode                               | set_wire_load -mode   |
| default_wire_load_resistance  | Wire load resistance                         | No override available |
| default_wire_load_selection   | Wire load selection                          | No override available |

### **Complex Attributes**

Following are the descriptions of the logic library complex attributes.

### capacitive\_load\_unit Complex Attribute

The capacitive\_load\_unit attribute specifies the unit for all capacitance values within the logic library, including default, maximum fanout, pin, and wire capacitances.

### **Syntax**

```
capacitive_load_unit (value_float, unit_enum);
value
   A floating-point number.
unit
   Valid values are ff and pf.
```

#### **Example**

The first line in the following example sets the capacitive load unit to 1 pf. The second line represents capacitance in terms of the standard unit load of an inverter.

```
capacitive_load_unit (1,pf) ;
capacitive load unit (0.059,pf) ;
```

The capacitive load unit attribute has no default when the attribute is omitted.

### default\_part Complex Attribute

The <code>default\_part</code> attribute specifies the default part and the speed used for an FPGA design.

```
default_part (default_part_name_string, speed_grade_string);
default_part_name
   The name of the default part.
speed_grade
The speed grade the design uses.
```

#### **Example**

```
default part ("AUTO", "-5");
```

### define Complex Attribute

Use this attribute to define new, temporary, or user-defined attributes for use in symbol and technology libraries.

### **Syntax**

```
define ("attribute_name", "group_name", "attribute_type");
attribute_name
```

The name of the attribute you are creating.

```
group_name
```

The name of the group statement in which the attribute is to be used.

```
attribute_type
```

The type of the attribute that you are creating; valid values are Boolean, string, integer, or float.

You can use either a space or a comma to separate the arguments. The following example shows how to define a new string attribute called bork, which is valid in a pin group:

#### Example

```
define ("bork", "pin", "string") ;
```

You give the new library attribute a value by using the simple attribute syntax:

```
bork : "nimo" ;
```

### define\_cell\_area Complex Attribute

The define\_cell\_area attribute defines the area resources a cell uses, such as the number of pad slots.

#### **Syntax**

```
define_cell_area (area_name, resource_type) ;
area name
```

A name of a resource type. You can associate more than one <code>area\_name</code> attribute with each of the predefined resource types.

#### resource\_type

The resource type can be

- pad slots
- · pad input driver sites
- · pad output driver sites
- pad driver sites

Use the pad\_driver\_sites type when you do not need to discriminate between input and output pad driver sites.

You can define as many cell area types as you need, as shown here.

#### **Example**

```
define_cell_area (bond_pads, pad_slots) ;
define_cell_area (pad_drivers, pad_driver_sites) ;
```

After you define the cell area types, specify the resource type in a cell group to identify how many of each resource type the cell requires, as shown here.

#### **Example**

```
cell(IV_PAD) {
  bond_pads : 1 ;
  ...
}
```

### define\_group Complex Attribute

Use this special attribute to define new, temporary, or user-defined groups for use in technology libraries.

#### **Syntax**

```
define_group (group_{id}, parent_name_{id});
```

The name of the user-defined group.

```
parent_name
```

The name of the group statement in which the attribute is to be used.

#### **Example**

The following example shows how you define a new group called myGroup:

```
define group (myGroup, timing);
```

### receiver\_capacitance\_fall\_threshold\_pct Complex Attribute

The receiver\_capacitance\_fall\_threshold\_pct attribute specifies the points that separate the voltage fall segments in the multi-segment receiver capacitance model. Specify each point as a percentage of the rail voltage between 0.0 and 100.0.

Specify monotonically decreasing values with the

```
receiver capacitance fall threshold pct attribute.
```

#### **Syntax**

```
receiver capacitance fall threshold pct ("float, float,...");
```

#### **Example**

```
receiver capacitance fall threshold pct ("100, 80, 70, 60, 50, 30, 0");
```

In this example, six segments are defined and the first segment is from 100 percent to 80 percent of the rail voltage.

### receiver\_capacitance\_rise\_threshold\_pct Complex Attribute

The receiver\_capacitance\_rise\_threshold\_pct attribute specifies the points that separate the voltage rise segments in the multi-segment receiver capacitance model. Specify the points as percentage of the rail voltage between 0.0 and 100.0.

Specify monotonically increasing values with the

```
receiver capacitance rise threshold pct attribute.
```

#### **Syntax**

```
receiver capacitance rise threshold pct ("float, float,...");
```

#### **Example**

```
receiver capacitance rise threshold pct ("0, 30, 50, 60, 70, 80, 100");
```

In this example, six segments are defined and the first segment is from zero percent to 30 percent of the rail voltage.

### technology Complex Attribute

The technology attribute statement specifies the technology family being used in the library. When you define the technology attribute, it must be the first attribute you use and it must be placed at the top of the listing (see Example 2).

#### **Syntax**

```
technology (nameenum) ;
name
```

Valid value is CMOS.

#### **Example**

technology (cmos);

### voltage\_map Complex Attribute

Use the <code>voltage\_map</code> attribute to associate a voltage name with relative voltage values referenced by the cell-level <code>pg pin</code> groups.

#### **Syntax**

#### **Example**

```
voltage map (VDD1, 3.0);
```

### **Group Statements**

Following are the descriptions of the logic library group statements.

### base\_curves Group

The base\_curves group is a library-level group that contains the detailed description of normalized base curves.

#### **Syntax**

```
library (my_compact_ccs_lib) {
    ...
    base_curves (base_curves_name) {
    ...
    }
}
```

#### **Example**

```
library(my_lib) {
    ...
    base_curves (ctbct1) {
    ...
    }
}
```

#### **Complex Attributes**

```
base_curve_type
curve_x
curve_y
```

### base\_curve\_type Complex Attribute

The <code>base\_curve\_type</code> attribute specifies the type of base <code>curve</code>. The valid values for <code>base\_curve\_type</code> are <code>ccs\_timing\_half\_curve</code> and <code>ccs\_half\_curve</code>. The <code>ccs\_half\_curve</code> value allows you to model compact CCS power and compact CCS timing data within the same <code>base\_curves</code> group. You must <code>specify ccs\_half\_curve</code> before <code>specifying ccs timing half curve</code>.

#### **Syntax**

```
base curve type: enum (ccs half curve, ccs timing half curve);
```

#### Example

```
base curve type : ccs timing half curve ;
```

### curve\_x Complex Attribute

Each base curve consists of one <code>curve\_x</code> and one <code>curve\_y</code>. The <code>curve\_x</code> attribute should be defined before <code>curve\_y</code> for clarity and easy implementation. Only one <code>curve\_x</code> attribute can be specified for each <code>base\_curves</code> group. The data array is the x-axis value of the normalized base curve. For a <code>ccs\_timing\_half\_curve</code> base curve, the <code>curve\_x</code> value must be between 0 and 1 and increase monotonically.

#### **Syntax**

```
curve_x ("float..., float") ;
Example
curve_x ("0.2, 0.5, 0.8") ;
```

### curve\_y Complex Attribute

Each base curve consists of one <code>curve\_x</code> and one <code>curve\_y</code>. The <code>curve\_x</code> attribute should be defined before <code>curve\_y</code> for clarity and easy implementation. For compact CCS power, the valid region for <code>curve\_y</code> is [-30, 30].

The curve y attribute includes the following:

- The curve id value, which specifies the base curve identifier.
- The data array, which is the y-axis value of the normalized base curve.

#### **Syntax**

```
curve_y (curve_id, "float..., float") ;
Example
curve y (1, "0.8, 0.5, 0.2");
```

### compact\_lut\_template Group

The <code>compact\_lut\_template</code> group is a lookup table template used for compact CCS timing and power modeling.

#### **Syntax**

```
library (my_compact_ccs_lib) {
    ...
    compact_lut_template (template_name) {
    ...
}

Example
library (my_lib) {
    ...
compact_lut_template (LTT3) {
    ...
}
```

#### **Simple Attributes**

```
base_curves_group
variable_1
variable_2
variable_3
```

#### **Complex Attributes**

```
index_1
index_2
index_3
```

### base\_curves\_group Simple Attribute

The <code>base\_curves\_group</code> attribute is required in the <code>compressed\_lut\_template</code> group. Its value is the specified <code>base\_curves</code> group name. The type of base <code>curve</code> in the <code>base\_curves</code> group determines the <code>index\_3</code> values when the <code>compact\_lut\_template</code> group is used.

#### **Syntax**

```
base_curves_group : base_curves_name ;
Example
base curves group : ctbc1 ;
```

### variable\_1 and variable\_2 Simple Attributes

The only valid values for the <code>variable\_1</code> and <code>variable\_2</code> attributes are input net transition and total output net capacitance.

#### **Syntax**

```
variable_1 : input_net_transition | total_output_net_capacitance;
variable_2 : input_net_transition | total_output_net_capacitance;

Example

variable_1 : input_net_transition ;
variable_2 : total_output_net_capacitance ;
```

### variable\_3 Simple Attribute

The only legal string value for the variable 3 attribute is curve parameters.

#### **Syntax**

```
variable_3 : curve_parameters ;
Example
variable_3 : curve_parameters ;
```

### index\_1 and index\_2 Complex Attributes

The <code>index\_1</code> and <code>index\_2</code> attributes are required. The <code>index\_1</code> and <code>index\_2</code> attributes define the <code>input\_net\_transition</code> and <code>total\_output\_net\_capacitance</code> values. The <code>index value</code> for <code>input\_net\_transition</code> or <code>total\_output\_net\_capacitance</code> is a floating-point number.

#### **Syntax**

```
index_1 ("float..., float");
index_2 ("float..., float");

Example
index_1 ("0.1, 0.2");
index_2 ("1.0, 2.0");
```

### index\_3 Complex Attribute

The string values in <code>index\_3</code> are determined by the <code>base\_curve\_type</code> value in the <code>base\_curve</code> group. When <code>ccs\_timing\_half\_curve</code> is the <code>base\_curve\_type</code> value, the following six string values (parameters) should be defined: <code>init\_current</code>, <code>peak\_current</code>, <code>peak\_voltage</code>, <code>peak\_time</code>, <code>left\_id</code>, <code>right\_id</code>; their order is not fixed.

More than six parameters are allowed if a more robust syntax is required or for circumstances where more parameters are needed to describe the original data.

#### **Syntax**

```
index_3 ("string..., string");

Example
index_3 ("init_current, peak_current, peak_voltage,
peak time, left id, right id");
```

### char\_config Group

The char\_config group is a group of attributes including simple and complex attributes. These attributes represent library characterization configuration, and specify the settings

to characterize the library. Use the <code>char\_config</code> group syntax to apply an attribute value to a specific characterization model. You can specify multiple complex attributes in the <code>char\_config</code> group. You can also specify a single complex attribute multiple times for different characterization models.

You can also define the <code>char\_config</code> group within the <code>cell</code>, <code>pin</code>, and <code>timing</code> groups. However, when you specify the same attribute in multiple <code>char\_config</code> groups at different levels, such as at the library, cell, pin, and timing levels, the attribute specified at the lower level gets priority over the ones specified at the higher levels. For example, the pin-level <code>char\_config</code> group attributes have higher priority over the library-level <code>char\_config</code> group attributes.

#### **Syntax**

```
library (library name) {
  char config() {
   /* characterization configuration attributes */
   cell (cell name) {
      char config() {
      /* characterization configuration attributes */
      pin(pin name) {
         char config() {
         /* characterization configuration attributes */
         timing() {
            char config() {
            /* characterization configuration attributes */
         } /* end of timing */
      } /* end of pin */
   } /* end of cell */
}
```

#### **Simple Attributes**

```
internal_power_calculation
three_state_disable_measurement_method
three_state_disable_current_threshold_abs
three_state_disable_current_threshold_rel
three_state_disable_monitor_node
three_state_cap_add_to_load_index
ccs_timing_segment_voltage_tolerance_rel
ccs_timing_delay_tolerance_rel
ccs_timing_voltage_margin_tolerance_rel
```

## Chapter 1: Library Group Description and Syntax Group Statements

```
receiver_capacitance1_voltage_lower_threshold_pct_rise receiver_capacitance1_voltage_upper_threshold_pct_rise receiver_capacitance1_voltage_lower_threshold_pct_fall receiver_capacitance1_voltage_upper_threshold_pct_fall receiver_capacitance2_voltage_lower_threshold_pct_rise receiver_capacitance2_voltage_upper_threshold_pct_rise receiver_capacitance2_voltage_lower_threshold_pct_fall receiver_capacitance2_voltage_upper_threshold_pct_fall capacitance_voltage_lower_threshold_pct_rise capacitance_voltage_lower_threshold_pct_fall capacitance_voltage_upper_threshold_pct_rise capacitance_voltage_upper_threshold_pct_rise capacitance_voltage_upper_threshold_pct_rise capacitance_voltage_upper_threshold_pct_fall
```

#### **Complex Attributes**

```
driver_waveform
driver_waveform_rise
driver_waveform_fall
input_stimulus_transition
input_stimulus_interval
unrelated_output_net_capacitance
default_value_selection_method
default_value_selection_method_rise
default_value_selection_method_fall
merge_tolerance_abs
merge_tolerance_rel
merge_selection
```

### **Characterization Models**

Table 2 lists the valid characterization models for the char config group attributes.

Table 2 Valid Characterization Models for the char\_config Group

| Model                         | Description                                                                                                                                     |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| all                           | Default model. The all model has the lowest priority among the valid models for the char_config group. Any other model overrides the all model. |
| nldm                          | Default nonlinear delay model (NLDM)                                                                                                            |
| nldm_delay<br>nldm_transition | Specific NLDMs that have higher priority over the default NLDM                                                                                  |
| capacitance                   | Capacitance model                                                                                                                               |
| constraint                    | Default constraint model                                                                                                                        |

| Model                                                                                                                                                                                                              | Description                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| constraint_setup constraint_hold constraint_recovery constraint_removal constraint_skew constraint_min_pulse_width constraint_no_change constraint_non_seq_setup constraint_non_seq_hold constraint_minimum_period | Specific constraint models with higher priority over the default constraint model |
| nlpm                                                                                                                                                                                                               | Default nonlinear power model (NLPM)                                              |
| nlpm_leakage<br>nlpm_input<br>nlpm_output                                                                                                                                                                          | Specific NLPM with higher priority over the default NLPM                          |

### **Selection Methods**

Table 3 lists the valid selection methods used by the char\_config group attributes.

Table 3 Valid Selection Methods for the char\_config Group

| Method        | Description                                                                                                                                                                                                                                                   |  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| any           | Selects a random value from the state-dependent data.                                                                                                                                                                                                         |  |
| min           | Selects the minimum value from the state-dependent data at each index point.                                                                                                                                                                                  |  |
| max           | Selects the maximum value from the state-dependent data at each index point.                                                                                                                                                                                  |  |
| average       | Selects an average value from the state-dependent data at each index point.                                                                                                                                                                                   |  |
| min_mid_table | Selects the minimum value from the state-dependent data in a lookup table. The minimum value is selected by comparing the middle value in the lookup table, with each of the table-values.                                                                    |  |
| Note:         |                                                                                                                                                                                                                                                               |  |
|               | The middle value corresponds to an index value. If the number of index values is odd, then the middle value is taken as the median value. However, if the number of index values is even, then the smaller of the two values is selected as the middle value. |  |

#### Method

#### Description

max\_mid\_table

Selects the maximum value from the state-dependent data in the lookup table. The maximum value is selected by comparing the middle value in the lookup table, with each of the table-values.

#### Note:

The middle value corresponds to an index value. If the number of index values is odd, then the middle value is taken as the median value. However, if the number of index values is even, then the smaller of the two values is selected as the middle value.

follow\_delay

Selects the value from the state-dependent data for delay selection. This method is valid only for the  $nldm\_transition$  characterization model, that is, the  $follow\_delay$  method applies specifically to default transition-table selection and not any other default-value selection.

### **Example**

```
library (library test) {
  lu table template(waveform template) {
    variable 1 : input net transition;
    variable 2 : normalized voltage;
    index 1 ("0.1, 0.2, 0.3, 0.4, 0.5, 0.6, 0.7");
    index 2 ("0.1, 0.2, 0.3, 0.4, 0.5, 0.6, 0.7, 0.8, 0.9");
  normalized driver waveform (waveform template) {
    driver waveform name : input driver;
    values ("0.01, \overline{0}.02, 0.03, \overline{0}.04, 0.05, 0.06, 0.07, 0.08, 0.09", \
         "0.11, 0.12, 0.13, 0.14, 0.15, 0.16, 0.17, 0.18, 0.19", \setminus
         "0.1, 0.2, 0.3, 0.4, 0.5, 0.6, 0.7, 0.8, 0.9");
  normalized driver waveform (waveform template) {
    driver waveform name : input driver cell test;
    values ("0.01, 0.02, 0.03, 0.04, 0.05, 0.06, 0.07, 0.08, 0.09", \
          "0.11, 0.12, 0.13, 0.14, 0.15, 0.16, 0.17, 0.18, 0.19", \setminus
          "0.1, 0.2, 0.3, 0.4, 0.5, 0.6, 0.7, 0.8, 0.9");
  normalized driver waveform (waveform template) {
     driver waveform name : input driver rise;
    values (0.01, 0.02, 0.03, 0.04, 0.05, 0.06, 0.07, 0.08, 0.09), \
          "0.11, 0.12, 0.13, 0.14, 0.15, 0.16, 0.17, 0.18, 0.19", \
          "0.1, 0.2, 0.3, 0.4, 0.5, 0.6, 0.7, 0.8, 0.9");
  normalized driver waveform (waveform template) {
```

# Chapter 1: Library Group Description and Syntax Group Statements

```
driver waveform name : input driver fall;
  values ("0.01, \overline{0}.02, 0.03, \overline{0}.04, 0.\overline{0}5, 0.06, 0.07, 0.08, 0.09", \
        "0.11, 0.12, 0.13, 0.14, 0.15, 0.16, 0.17, 0.18, 0.19", \setminus
        "0.1, 0.2, 0.3, 0.4, 0.5, 0.6, 0.7, 0.8, 0.9");
char config() {
/* library level default attributes*/
  driver waveform(all, input driver);
  input stimulus transition(all, 0.1);
  input stimulus interval(all, 100.0);
  unrelated output net capacitance(all, 1.0);
 default value selection method(all, any);
 merge tolerance abs( nldm, 0.1);
 merge tolerance abs (constraint, 0.1);
 merge tolerance abs (capacitance, 0.01);
 merge tolerance abs( nlpm, 0.05);
 merge_tolerance_rel( all, 2.0) ;
 merge selection( all, max) ;
 internal power calculation : exclude switching rise;
 three state disable measurement method : current;
  three state disable current threshold abs : 0.05;
  three state disable current threshold rel : 2.0;
  three state disable monitor node : tri monitor;
  three state cap add to load index : true;
  ccs timing segment voltage tolerance rel: 1.0;
  ccs timing delay tolerance rel: 2.0;
  ccs timing voltage margin tolerance rel: 1.0;
  receiver_capacitance1_voltage_lower_threshold_pct_rise : 20.0;
  receiver_capacitance1_voltage_upper_threshold_pct_rise : 50.0;
  receiver_capacitance1_voltage_lower_threshold_pct_fall : 50.0;
 receiver capacitance1 voltage upper threshold pct fall: 80.0;
  receiver capacitance2 voltage lower threshold pct rise : 20.0;
  receiver capacitance2 voltage upper threshold pct rise : 50.0;
  receiver capacitance2 voltage lower threshold pct fall : 50.0;
 receiver capacitance2 voltage upper threshold pct fall: 80.0;
  capacitance voltage lower threshold pct rise : 20.0;
  capacitance voltage lower threshold pct fall : 50.0;
  capacitance voltage upper threshold pct rise : 50.0;
  capacitance voltage upper threshold pct fall: 80.0;
}
cell (cell test) {
  char config() {
  /* input driver for cell test specifically */
    driver waveform (all, input driver cell test);
    /* specific default arc selection method for constraint */
    default value selection method (constraint, max);
    default value selection method rise(nldm transition, min);
    default value selection method fall (nldm transition, max);
  }
```

```
pin(pin1) {
   char_config() {
      driver_waveform_rise(delay, input_driver_rise);
   }
   ...
   timing() {
      char_config() {
       driver_waveform_rise(constraint, input_driver_rise);
       driver_waveform_fall(constraint, input_driver_fall);
      /* specific ccs segmentation tolerance for this timing arc */
      ccs_timing_segment_voltage_tolerance_rel: 2.0;
   }
   } /* timing */
} /* pin */
} /* cell */
} /* lib */
```

### internal\_power\_calculation Simple Attribute

To specify the characterization method to account for the switching energy in the <code>internal\_power\_tables</code>, set the <code>internal\_power\_calculation</code> attribute. Specify this attribute only if the <code>internal\_power\_group</code> exists in the library.

#### **Syntax**

The switching energy is deducted only from the rise power table values.

```
exclude switching on rise and fall
```

The switching energy is deducted from both the rise\_power and fall\_power table values.

```
include switching
```

The switching energy is not deducted from the table values in the internal power group

#### Example

```
internal power calculation : exclude switching on rise ;
```

### ccs\_timing\_segment\_voltage\_tolerance\_rel Simple Attribute

The ccs\_timing\_segment\_voltage\_tolerance\_rel attribute specifies the maximum permissible voltage difference between the simulation waveform and the CCS waveform to

select the CCS model point. The floating-point value is specified in percent, where 100.0 represents a 100 percent voltage difference.

You must define this attribute when the library includes a CCS model.

#### **Syntax**

```
ccs_timing_segment_voltage_tolerance_rel: float ;
Example
ccs timing segment voltage tolerance rel: 1.0 ;
```

### ccs\_timing\_delay\_tolerance\_rel Simple Attribute

The ccs\_timing\_delay\_tolerance\_rel attribute specifies the acceptable difference between the CCS waveform delay and the delay measured from simulation. The floating-point value is specified in percent, where 100.0 represents 100 percent acceptable difference.

You must define this attribute if the library includes a CCS model.

#### **Syntax**

```
ccs_timing_delay_tolerance_rel: float;
Example
ccs timing delay tolerance rel: 2.0;
```

### ccs\_timing\_voltage\_margin\_tolerance\_rel Simple Attribute

The ccs\_timing\_voltage\_margin\_tolerance\_rel attribute specifies the voltage tolerance for a signal to acquire the rail-voltage value. The floating-point value is specified as a percentage of the rail voltage, such as 96.0 for 96 percent of the rail voltage.

You must define this attribute if the library includes a CCS model.

#### **Syntax**

```
ccs_timing_voltage_margin_tolerance_rel: float ;
Example
ccs timing voltage margin tolerance rel: 1.0 ;
```

### **CCS Receiver Capacitance Simple Attributes**

The following CCS receiver capacitance attributes specify the current-integration limits, as a percentage of the voltage, to calculate the CCS receiver capacitances. The floating-point values of these attributes can vary from 0.0 to 100.0.

You must define all these attributes if the library includes a CCS model.

#### **Syntax**

```
receiver_capacitance1_voltage_lower_threshold_pct_rise : float ;
receiver_capacitance1_voltage_upper_threshold_pct_rise : float ;
receiver_capacitance1_voltage_lower_threshold_pct_fall : float ;
receiver_capacitance1_voltage_upper_threshold_pct_fall : float ;
receiver_capacitance2_voltage_lower_threshold_pct_rise : float ;
receiver_capacitance2_voltage_upper_threshold_pct_rise : float ;
receiver_capacitance2_voltage_lower_threshold_pct_fall : float ;
receiver_capacitance2_voltage_upper_threshold_pct_fall : float ;
```

#### **Example**

```
receiver_capacitance1_voltage_lower_threshold_pct_rise : 20.0 ; receiver_capacitance1_voltage_upper_threshold_pct_rise : 50.0 ; receiver_capacitance1_voltage_lower_threshold_pct_fall : 50.0 ; receiver_capacitance1_voltage_upper_threshold_pct_fall : 80.0 ; receiver_capacitance2_voltage_lower_threshold_pct_rise : 20.0 ; receiver_capacitance2_voltage_upper_threshold_pct_rise : 50.0 ; receiver_capacitance2_voltage_lower_threshold_pct_fall : 50.0 ; receiver_capacitance2_voltage_upper_threshold_pct_fall : 80.0 ;
```

### **Input-Capacitance Measurement Simple Attributes**

The following input-capacitance measurement attributes specify the corresponding threshold values for the rising and falling voltage waveforms, to calculate the NLDM input-pin capacitance. Each floating-point threshold value is specified as a percentage of the supply voltage, and can vary from 0.0 to 100.0.

You must define all these attributes.

#### **Syntax**

```
capacitance_voltage_lower_threshold_pct_rise : float ;
capacitance_voltage_lower_threshold_pct_fall : float ;
capacitance_voltage_upper_threshold_pct_rise : float ;
capacitance_voltage_upper_threshold_pct_rise : float ;
```

#### Example

```
capacitance_voltage_lower_threshold_pct_rise : 20.0 ;
capacitance_voltage_lower_threshold_pct_fall : 50.0 ;
capacitance_voltage_upper_threshold_pct_rise : 50.0 ;
capacitance_voltage_upper_threshold_pct_rise : 80.0 ;
```

### driver\_waveform Complex Attribute

The driver\_waveform attribute defines the driver waveform to characterize a specific characterization model.

You can define the <code>driver\_waveform</code> attribute within the <code>char\_config</code> group at the library, cell, pin, and timing levels. If you define the <code>driver\_waveform</code> attribute within the <code>char\_config</code> group at the library level, the library-level <code>normalized\_driver\_waveform</code> group is ignored when the <code>driver\_waveform</code> name attribute is not defined.

#### **Syntax**

```
driver_waveform (char_model, waveform_name) ;
Example
```

### driver waveform rise Complex Attribute

driver waveform ( all, input driver ) ;

The driver\_waveform\_rise attribute defines a specific rising driver waveform to characterize a specific characterization model.

You can define the <code>driver\_waveform\_rise</code> attribute within the <code>char\_config</code> group at the library, cell, pin, and timing levels. If you define the <code>driver\_waveform\_rise</code> attribute within the <code>char\_config</code> group at the library level, the library-level <code>normalized\_driver\_waveform</code> group is ignored when the <code>driver\_waveform\_name</code> attribute is not defined.

#### **Syntax**

```
driver_waveform_rise ( char_model, waveform_name ) ;
Example
driver waveform rise ( all, input driver ) ;
```

### driver\_waveform\_fall Complex Attribute

The driver\_waveform\_fall attribute defines a specific falling driver waveform to characterize a specific characterization model.

You can define the <code>driver\_waveform\_fall</code> attribute within the <code>char\_config</code> group at the library, cell, pin, and timing levels. If you define the <code>driver\_waveform\_fall</code> attribute within the <code>char\_config</code> group at the library level, the library-level <code>normalized\_driver\_waveform</code> group is ignored when the <code>driver\_waveform\_name</code> attribute is not defined.

#### **Syntax**

```
driver waveform fall (char model, waveform name);
```

#### **Example**

```
driver waveform fall ( all, input driver );
```

### input\_stimulus\_transition Complex Attribute

The input\_stimulus\_transition attribute specifies the transition time for all the input-signal edges except the arc input pin's last transition, during generation of the input stimulus for simulation.

The time units of the <code>input\_stimulus\_transition</code> attribute are specified by the library-level <code>time unit</code> attribute.

You must define this attribute.

#### **Syntax**

```
input_stimulus_transition ( char_model, float );
```

#### **Example**

```
input stimulus transition (all, 0.1);
```

### input\_stimulus\_interval Complex Attribute

The input\_stimulus\_interval attribute specifies the time-interval between the input-signal toggles to generate the input stimulus for a characterization cell. The time units of this attribute are specified by the library-level time unit attribute.

You must define the input stimulus interval attribute.

#### **Syntax**

```
input stimulus interval ( char model, float );
```

#### **Example**

```
input stimulus interval ( all, 100.0 );
```

### unrelated\_output\_net\_capacitance Complex Attribute

The unrelated\_output\_net\_capacitance attribute specifies a load value for an output pin that is not a related output pin of the characterization model. The valid value is a floating-point number, and is defined by the library-level capacitive load unit attribute.

If you do not specify this attribute for the <code>nldm\_delay</code> and <code>nlpm\_output</code> characterization models, the unrelated output pins use the load value of the related output pin. However, you must specify this attribute for any other characterization model.

#### **Syntax**

```
unrelated_output_net_capacitance ( char_model, float );
```

#### **Example**

```
unrelated output net capacitance (all, 1.0);
```

### default\_value\_selection\_method Complex Attribute

The default\_value\_selection\_method attribute defines the method of selecting a default value for

- The delay arc from state-dependent delay arcs
- The constraint arc from state-dependent constraint arcs
- Pin-based minimum pulse-width constraints from simulated results with side pin combinations
- Internal power arcs from multiple state-dependent internal power groups
- The cell\_leakage\_power attribute from the state-dependent values in leakage power models
- The input-pin capacitance from capacitance values for input-slew values used for timing characterization

#### **Syntax**

```
default value selection method ( char model, method ) ;
```

For valid values of the method argument, see Table 3.

#### **Example**

```
default value selection method ( all, any ) ;
```

### default\_value\_selection\_method\_rise Complex Attribute

Use the <code>default\_value\_selection\_method\_rise</code> attribute when the selection method for rise is different from the selection method for fall.

```
You must define either the default_value_selection_method attribute, or the default_value_selection_method_rise and default_value_selection_method_fall attributes.
```

#### **Syntax**

```
default value selection method rise ( char model, method ) ;
```

For valid values of the method argument, see Table 3.

#### **Example**

```
default value selection method rise ( all, any ) ;
```

### default\_value\_selection\_method\_fall Complex Attribute

Use the default\_value\_selection\_method\_fall attribute when the selection method for fall is different from the selection method for rise.

You must define either the default\_value\_selection\_method attribute, or the default\_value\_selection\_method\_rise and default value selection method fall attributes.

#### **Syntax**

```
default value selection method fall ( char model, method ) ;
```

For valid values of the method argument, see Table 3.

#### **Example**

```
default value selection method fall (all, any);
```

### merge\_tolerance\_abs Complex Attribute

The merge\_tolerance\_abs attribute specifies the absolute tolerance to merge arc simulation results. Specify the absolute tolerance value in the corresponding library unit.

If you specify both the merge\_tolerance\_abs and merge\_tolerance\_rel attributes, the results are merged if either or both the tolerance conditions are satisfied. If you do not specify any of these attributes, data including identical data is not merged.

#### **Syntax**

```
merge_tolerance_abs ( char_model, float );
```

#### **Example**

```
merge_tolerance_abs ( constraint, 0.1 ) ;
```

### merge\_tolerance\_rel Complex Attribute

The merge\_tolerance\_rel attribute specifies the relative tolerance to merge arc simulation results. Specify the relative tolerance value in percent, for example, 10.0 for 10 percent.

If you specify both the merge\_tolerance\_abs and merge\_tolerance\_rel attributes, the results are merged if either or both the tolerance conditions are satisfied. If you do not specify any of these attributes, data including identical data is not merged.

#### **Syntax**

```
merge_tolerance_rel ( char_model, float ) ;
Example
merge_tolerance_rel ( all, 2.0 ) ;
```

### merge\_selection Complex Attribute

The merge\_selection attribute specifies the method to select the merged data. When multiple sets of state-dependent data are merged, the attribute selects a particular set of the state-dependent data to represent the merged data.

You must define the merge\_selection attribute if you have defined the merge tolerance abs Or merge tolerance rel attribute.

#### **Syntax**

```
merge selection ( char model, method ) ;
```

For valid values of the method argument, see Table 3.

#### **Example**

```
merge tolerance rel ( all, max ) ;
```

For more information about the char\_config group and group attributes, see the "Configuring Library Characterization Settings" chapter in the *Liberty User Guide*, *Vol.* 1.

### dc\_current\_template Group

The dc\_current\_template group defines a template for specifying a two-dimensional dc current table or a three-dimensional vector table.

#### **Syntax**

```
library (library_name) {
  dc_current_template (template_name) {
    ... template_description ...
}
```

#### **Simple Attributes**

```
variable_1
variable_2
variable_3
```

#### **Complex Attributes**

```
index_1
index_2
index_3
```

#### variable\_1, variable\_2, and variable\_3 Simple Attributes

For a two-dimensional dc\_current table, the value you can assign to variable\_1 is input voltage, and the value you can assign to variable 2 is output voltage.

For a three-dimensional vector table, the value you can assign to variable\_1 is input\_net\_transition, and the value you can assign to variable\_2 is output\_net\_transition. The value you can assign to variable\_3 is time.

#### index\_1, index\_2, and index\_3 Complex Attributes

Along with variable 1, variable 2, and variable 3, you must specify the index values.

```
index_1 ("float, ..., float");
index_2 ("float, ..., float");
index_3 ("float, ..., float");
```

#### **Example**

```
library (my_library) {
...
dc_current_template (my_template) {
  variable_1 : input_net_transition;
  variable_2 : output_net_transition;
  variable_3 : time;
  index_1 ("0.0, 0.0");
  index_2 ("0.0, 0.0");
  index_3 ("0.0, 0.0");
}
...
}
```

### default\_soft\_error\_rate Group

The default\_soft\_error\_rate group is a lookup table that specifies the default cell soft error rate (SER) in the library. The table values must be greater than or equal to zero.

The default table applies to cells in libraries where the cell-level <code>soft\_error\_rate</code> group is not defined. The table can be one-dimensional or two-dimensional. It is recommended to specify the library-level <code>default\_soft\_error\_rate</code> table even for libraries that contain a cell-level <code>soft\_error\_rate</code> group.

#### **Syntax**

```
library (library name) {
```

```
default_soft_error_rate (template_name) {
   index_1 ( ... ) ;
   index_2 ( ... ) ;
   values ( ... ) ;
}
```

#### index\_1 and index\_2 Complex Attributes

The <code>index\_1</code> attribute specifies the <code>altitude</code> index values at which the default cell SER is sampled in the library. The unit is defined by the library-level <code>altitude</code> unit attribute.

The <code>index\_2</code> attribute specifies the <code>frequency</code> index values at which the cell SER is sampled in the library. The values must be greater than or equal to zero. The unit is defined by the library-level <code>time\_attribute</code> attribute, as the frequency unit is the reciprocal of the time unit.

#### values Complex Attribute

The values attribute specifies the default cell SER values with respect to the index values.

#### **Example**

```
default_soft_error_rate ( ser_temp ) {
  index_1 ( "1.6, 1.8" ) ; /* altitude 1.6 km, 1.8 km */
  index_2 ( "0.1, 0.2" ) ; /* frequency 100 MHz, 200 MHz */
  /* soft errors per 1 billion hours of operation */
  values ( "3.5, 3.6, 4.5, 4.6") ;
}
```

### em\_lut\_template Group

The em lut template group is defined at the library group level.

#### **Syntax**

```
library (name<sub>string</sub>) {
  em_lut_template(name<sub>string</sub>) {
   variable_1 : input_transition_time | total_output_net_capacitance ;
   variable_2 : input_transition_time | total_output_net_capacitance ;
   index_1 : ("float, ..., float");
   index_2 : ("float, ..., float");
}
```

The em\_lut\_template group creates a template of the index used by the electromigration group defined in the pin group level.

#### variable 1, variable 2, and variable 3 Simple Attributes

Following are the values that you can assign to the templates for electromigration tables. Use variable 1 to assign values to one-dimensional tables; use variable 2 to assign

values for two-dimensional tables; and use variable\_3 to assign values for three-dimensional tables:

```
variable_1 : input_transition_time | total_output_net_capacitance ;
variable_2 : input_transition_time | total_output_net_capacitance ;
```

The value you assign to <code>variable\_1</code> is determined by how the <code>index\_1</code> complex attribute is measured, and the value you assign to <code>variable\_2</code> is determined by how the <code>index\_2</code> complex attribute is measured.

Assign input\_transition\_time to variable\_1 if the complex attribute index\_1 is measured with the input net transition time of the pin specified in the related\_pin attribute or the pin associated with the electromigration group. Assign total\_output\_net\_capacitance to variable\_1 if the complex attribute index\_1 is measured with the loading of the output net capacitance of the pin associated with the em max toggle rate group.

Assign input\_transition\_time to variable\_2 if the complex attribute index\_2 is measured with the input net transition time of the pin specified in the related\_pin or the related\_bus\_pins attribute or the pin associated with the electromigration group. Assign total\_output\_net\_capacitance to variable\_2 if the complex attribute index\_2 is measured with the loading of the output net capacitance of the pin associated with the electromigration group.

#### index\_1 and index\_2 Complex Attributes

You can use these optional attributes to specify the first and second dimension breakpoints used to characterize cells for electromigration within the library.

#### **Syntax**

```
index_1 ("float, ..., float") ;
index_2 ("float, ..., float") ;
```

#### float

For index\_1, the floating-point numbers that specify the breakpoints of the first dimension of the electromigration table used to characterize cells for electromigration within the library. For index\_2, the floating-point numbers that specify the breakpoints for the second dimension of the electromigration table used to characterize cells for electromigration within the library.

You can overwrite the values entered for the <code>em\_lut\_template</code> group's <code>index\_1</code> by entering values for the <code>em\_max\_toggle\_rate</code> group's <code>index\_1</code>. You can overwrite the values entered for the <code>em\_lut\_template</code> group's <code>index\_2</code> by entering values for the <code>em\_max\_toggle\_rate</code> group's <code>index\_2</code> by entering values for the <code>em\_max\_toggle\_rate</code> group's <code>index\_2</code>.

The following rules describe the relationship between variables and indexes:

• If you have variable 1, you can have only index 1.

- If you have variable 1 and variable 2, you can have index 1 and index 2.
- The value you enter for variable\_1 (used for one-dimensional tables) is determined
  by how index\_1 is measured. The value you enter for variable\_2 (used for twodimensional tables) is determined by how index\_2 is measured.

#### **Examples**

```
em_lut_template (output_by_cap_and_trans) {
  variable_1 : total_output_net_capacitance ;
  variable_2 : input_transition_time ;
  index_1 ("0.0, 5.0, 20.0") ;
  index_2 ("0.0, 1.0, 2.0") ;
}
em_lut_template (input_by_trans) {
  variable_1 : input_transition_time;
  index_1 ("0.0, 1.0, 2.0");
}
```

### fall\_net\_delay Group

The fall net delay group is defined at the library level, as shown here:

```
library (name) {
  fall_net_delay (name) {
   ... fall net delay description ...
  }
}
```

#### **Complex Attributes**

```
index_1 ("float,...,float");
index_2 ("float,...,float");
values ("float,...,float","float,...,float");
```

The rise\_net\_delay and the fall\_net\_delay groups define, in the form of lookup tables, the values for rise and fall net delays. This indexing allows the library developer to model net delays as any function of output\_transition and rc\_product.

The net delay tables in one library have no effect on computations related to cells from other libraries. To overwrite the lookup table default index values, specify the new index values before the net delay values.

Example 4 shows an example of the fall net delay group.

#### Example 4 fall\_net\_delay Group

```
fall_net_delay (net_delay_table_template) {
  index_1 ("0, 1, 2") ;
  index_2 ("1, 0, 2") ;
  values ("0.00, 0.57", "0.10, 0.48") ;
```

}

### fall\_transition\_degradation Group

The fall transition degradation group is defined at the library level, as shown here:

```
library (name) {
  fall_transition_degradation(name) {
   ... fall transition degradation description ...
  }
}
```

#### **Complex Attributes**

```
index_1 ("float, ..., float");
index_2 ("float, ..., float");
values ("float, ..., float", "float, ..., float");
```

The fall\_transition\_degradation group and the rise\_transition\_degradation group describe, in the form of lookup tables, the transition degradation functions for rise and fall transitions. The lookup tables are indexed by the transition time at the net driver and the connect delay between the driver and a particular load. This indexing allows the library developer to model degraded transitions as any function of output-pin transition and connect delay between the driver and the load.

Transition degradation tables are used for indexing into any delay table in a library that has the <code>input\_net\_transition</code>, <code>constrained\_pin\_transition</code>, or related <code>pin transition</code> table parameters in the <code>lu table template</code> group.

The transition degradation tables in one library have no effect on computations related to cells from other libraries. Example 5 shows a fall transition degradation group.

#### Example 5 fall transition degradation Group

```
fall_transition_degradation(trans_deg) {
  index_1 ("1, 0, 2") ;
  index_2 ("0, 1, 2") ;
  values ("0.0, 0.8", "1.0, 1.8") ;
}
```

### input\_voltage Group

An input\_voltage group is defined in the library group to designate a set of input voltage ranges for your cells.

#### **Syntax**

```
library (namestring) {
  input_voltage (namestring) {
  vil : float | expression;
```

# Chapter 1: Library Group Description and Syntax Group Statements

```
vih : float | expression ;
vimin : float | expression ;
vimax : float | expression ;
}
```

The maximum input voltage for which the input to the core is guaranteed to be a logic 0.

vih

The minimum input voltage for which the input to the core is guaranteed to be a logic 1.

vimin

The minimum acceptable input voltage.

vimax

The maximum acceptable input voltage.

After you define an <code>input\_voltage</code> group, you can use its name with the <code>input\_voltage</code> simple attribute in a <code>pin</code> group of a cell. For example, you can define an <code>input\_voltage</code> group with a set of high and low thresholds and minimum and maximum voltage levels and use the <code>pin</code> group to assign those ranges to the cell pin, as shown here.

#### **Example**

```
pin() {
    ...
    input_voltage : my_input_voltages ;
    ...
}
```

The value of each attribute is expressed as a floating-point number, an expression, or both. Table 4 lists the predefined variables that can be used in an expression.

Table 4 Voltage-Level Variables for the input\_voltage Group

| CMOS or BiCMOS variable | Default value |
|-------------------------|---------------|
| VDD                     | 5V            |
| VSS                     | 0V            |
| VCC                     | 5V            |

The default values represent nominal operating conditions. These values fluctuate with the voltage range defined in the operating conditions group.

All voltage values are in the units you define with the <code>library</code> group <code>voltage\_unit</code> attribute.

**Example 6 shows a collection of** input voltage **groups**.

#### Example 6 input\_voltage Groups

```
input_voltage(CMOS) {
  vil : 0.3 * VDD;
  vih : 0.7 * VDD;
  vimin : -0.5;
  vimax : VDD + 0.5;
}

input_voltage(TTL_5V) {
  vil : 0.8;
  vih : 2.0;
  vimin : -0.5;
  vimax : VDD + 0.5;
}
```

### fpga\_isd Group

You can define one or more fpga\_isd groups at the library level to specify the drive current, I/O voltages, and slew rates for FPGA parts and cells.

#### Note:

When you specify more than one fpga\_isd group, you must also define the library-level default\_fpga\_isd attribute to specify which fpga\_isd group is the default.

#### **Syntax**

```
library (name<sub>string</sub>) {
  fpga_isd (fpga_isd_name<sub>string</sub>) {
    ... description ...
}
```

#### **Example**

```
fpga_isd (part_cell_isd) {
   ... description ...
}
```

#### **Simple Attributes**

```
drive
io_type
slew
```

#### drive Simple Attribute

The drive attribute is optional and specifies the output current of the FPGA part or the FPGA cell.

#### **Syntax**

```
drive : value<sub>id</sub>
value
    A string
```

#### **Example**

```
drive : 24 ;
```

#### io\_type Simple Attribute

The io\_type attribute is required and specifies the input or output voltage of the FPGA part or the FPGA cell.

#### **Syntax**

```
io_type : value<sub>id</sub>
value
   A string
Example
```

### io type : LVTTL ;

#### slew Simple Attribute

The slew attribute is optional and specifies whether the slew of the FPGA part or the FPGA cell is FAST or SLOW.

#### **Syntax**

```
slew : value<sub>id</sub>
value
```

Valid values are FAST and SLOW.

#### **Example**

```
slew : FAST ;
```

### lu\_table\_template Group

Use the  $lu\_table\_template$  group to define templates of common information to use in lookup tables. Define the  $lu\_table\_template$  group at the library level, as shown:

#### **Syntax**

```
library (namestring) {
    ...
lu_table_template(namestring) {
    variable_1 : valueenum;
    variable_2 : valueenum;
    variable_3 : valueenum;
    index_1 ("float, ..., float");
    index_2 ("float, ..., float");
    index_3 ("float, ..., float");
}
```

#### **Simple Attributes**

```
variable_1
variable_2
variable_3
```

#### **Complex Attributes**

```
index_1
index_2
index_3
```

### normalized\_voltage Variable

The normalized\_voltage variable is specified under the lu\_table\_template table to describe a collection of waveforms under various input slew values. For a given input slew in  $index_1$  (for example, index\_1[0] = 1.0 ns), the  $index_2$  values are a set of points that represent how the voltage rises from 0 to VDD in a rise arc, or from VDD to 0 in a fall arc.

#### Note:

The normalized\_voltage variable can be used only with driver waveform syntax. For more information, see the "Driver Waveform Support" section in the "Timing Arcs" chapter in the *Liberty User Guide, Vol. 1* 

#### **Syntax**

```
lu_table_template (waveform_template) {
  variable_1 : input_net_transition;
```

```
variable_2 : normalized_voltage;
index_1 ("0.1, 0.2, 0.3, 0.4, 0.5, 0.6, 0.7");
index_2 ("0.1, 0.2, 0.3, 0.4, 0.5, 0.6, 0.7, 0.8, 0.9");
}
```

#### **Rise Arc Example**

```
normalized_driver_waveform (waveform_template) {
  index_1 ("1.0"); /* Specifies the input net transition*/
  index_2 ("0, 0.1, 0.3, 0.5, 0.7, 0.9, 1.0"); /* Specifies the voltage
normalized to VDD */

  values ("0, 0.2, 0.4, 0.6, 0.8, 0.9, 1.1"); /* Specifies the time
  when
the voltage reaches the index_2 values*/
}
```

The lu\_table\_template table represents an input slew of 1.0 ns, when the voltage is 0%, 10%, 30%, 50%, 70%, 90% or 100% of VDD, and the time values are 0, 0.2, 0.4, 0.6, 0.8, 0.9, 1.1 (ns). Note that the time value can go beyond the corresponding input slew because a long tail might exist in the waveform before it reaches the final status.

# variable\_1, variable\_2, variable\_3, and variable\_4 Simple Attributes

In Composite Current Source (CCS) Noise Tables:

Use lookup tables to create the lookup-table templates for the following groups within the ccsn\_first\_stage and ccsn\_last\_stage groups: the dc\_current group and vectors of the output\_voltage\_rise group, output\_voltage\_fall group, propagated\_noise\_low group, and propagated noise high group.

You can assign the following values to the variables to specify the template used for the dc current tables:

```
lu_table_template(dc_template_name) {
variable_1 : input_voltage;
variable_2 : output_voltage;
}
```

You can assign the following values to the variables to specify the template used for the vectors of the <code>output\_current\_rise</code> group and <code>output\_current\_fall</code> group.

```
lu_table_template(output_voltage_template_name) {
  variable_1 : input_net_transition;
  variable_2 : total_output_net_capacitance;
  variable_3 : time;
}
```

You can assign the following values to the variables to specify the template used for the vector's of the propagated noise low and propagated noise high group.

```
lu_table_template(propagated_noise_template_name) {
variable_1 : input_noise_height;
variable_2 : input_noise_width;
variable_3 : total_output_net_capacitance;
variable_4 : time;
```

#### In Timing Delay Tables:

Following are the values that you can assign for <code>variable\_1</code>, <code>variable\_2</code>, and <code>variable\_3</code> to the templates for timing delay tables:

```
input_net_transition | total_output_net_capacitance |
output_net_length | output_net_wire_cap |
output_net_pin_cap |
related_out_total_output_net_capacitance |
related_out_output_net_length |
related_out_output_net_wire_cap |
related_out_output_net_pin_cap;
```

The values that you can assign to the variables of a table specifying timing delay depend on whether the table is one-, two-, or three-dimensional.

#### In Constraint Tables:

You can assign the following values to the <code>variable\_1</code>, <code>variable\_2</code>, and <code>variable\_3</code> variables in the templates for constraint tables:

```
constrained_pin_transition | related_pin_transition |
related_out_total_output_net_capacitance |
related_out_output_net_length |
related_out_output_net_wire_cap |
related_out_output_net_pin_cap;
```

#### In Wire Delay Tables:

The following is the value set that you can assign for <code>variable\_1</code>, <code>variable\_2</code>, and <code>variable\_3</code> to the templates for wire delay tables:

```
fanout number | fanout pin capacitance | driver slew;
```

The values that you can assign to the variables of a table specifying wire delay depends on whether the table is one-, two-, or three-dimensional.

#### In Net Delay Tables:

The following is the value set that you can assign for <code>variable\_1</code> and <code>variable\_2</code> to the templates for net delay tables:

```
output_transition | rc_product ;
```

The values that you can assign to the variables of a table specifying net delay depend on whether the table is one- or two-dimensional.

In Degradation Tables:

The following values apply only to templates for transition time degradation tables:

```
variable_1 : output_pin_transition | connect_delay ;
variable 2 : output pin transition | connect_delay ;
```

The cell degradation table template allows only one-dimensional tables:

```
variable_1 : input_net_transition
```

The following rules show the relationship between the variables and indexes:

- If you have variable\_1, you must have index\_1.
- If you have variable 1 and variable 2, you must have index 1 and index 2.
- If you have variable\_1, variable\_2, and variable\_3, you must have index\_1, index 2, and index 3.

#### **CMOS Nonlinear Timing Model Examples**

```
lu_table_template (constraint) {
  variable_1 : related_pin_transition ;
  variable_2 : related_out_total_output_net_capacitance ;
  variable_3 : constrained_pin_transition ;
  index_1 ("1.0, 1.5, 2.0") ;
  index_2 ("1.5, 1.0, 2.0") ;
  index_3 ("1.0, 2.0, 1.5") ;
}

lu_table_template (basic_template) {
  variable_1 : input_net_transition;
  variable_2 : total_output_net_capacitance;
  index_1 ("0.0, 0.5, 1.5, 2.0");
  index_2 ("0.0, 2.0, 4.0, 6.0");
}
```

### maxcap\_lut\_template Group

The  $maxcap\_lut\_template$  group defines a template for specifying the maximum acceptable capacitance of an input or an output pin.

#### **Syntax**

```
library (name<sub>string</sub>) {
  maxcap_lut_template (template_name<sub>id</sub>) {
   ... template description ...
}
```

}

#### **Simple Attributes**

```
variable_1
variable 2
```

#### **Complex Attributes**

```
index_1 index 2
```

#### variable\_1 and variable\_2 Simple Attributes

The value you can assign to variable\_1 is frequency. The value you can assign to variable 2 is input transition time.

#### index\_1 and index\_2 Complex Attributes

Along with variable 1 and variable 2, you must specify the index values.

```
index_1 ("float, ..., float");
index_2 ("float, ..., float");
```

#### **Example**

```
library (my_library) {
...
maxcap_lut_template (my_template) {
  variable_1 : frequency ;
  variable_2 : input_transition_time ;
  index_1 ("100.0000, 200.0000") ;
  index_2 ("0.0, 0.0") ;
}
...
}
```

### maxtrans\_lut\_template Group

The maxtrans\_lut\_template group defines a template for specifying the maximum acceptable transition time of an input or an output pin.

#### **Syntax**

```
library (name<sub>string</sub>) {
  maxtrans_lut_template (template_name<sub>id</sub>) {
   ... template description ...
}
```

#### **Simple Attributes**

```
variable_1
variable 2
```

#### **Complex Attributes**

```
index_1 index 2
```

#### variable\_1 and variable\_2 Simple Attributes

The value you can assign to variable\_1 is frequency. The value you can assign to variable 2 is input transition time.

#### index\_1 and index\_2 Complex Attributes

Along with variable 1 and variable 2, you must specify the index values.

```
index_1 ("float, ..., float");
index_2 ("float, ..., float");
```

#### **Example**

```
library (my_library) {
...
maxtrans_lut_template (my_template) {
  variable_1 : frequency;
  variable_2 : input_transition_time;
  index_1 ("100.0000, 200.0000");
  index_2 ("0.0, 0.0");
  values ("0, 0.2, 0.4, 0.6, 0.8, 0.9, 1.1");
}
...
}
```

### normalized\_driver\_waveform Group

The library-level <code>normalized\_driver\_waveform</code> group represents a collection of driver waveforms under various input slew values. The <code>index\_1</code> specifies the input slew and <code>index\_2</code> specifies the normalized voltage. Note that the slew index in the <code>normalized\_driver\_waveform</code> table is based on the slew derate and slew trip points of the library (global values). When applied on a pin or cell with different slew or slew derate, the new slew should be interpreted from the waveform.

#### Simple Attributes

```
driver waveform name
```

#### **Complex Attributes**

```
index 1
```

```
index_2
values
```

#### **Syntax**

#### Example

### driver\_waveform\_name Simple Attribute

The driver\_waveform\_name string attribute differentiates the driver waveform table from other driver waveform tables when multiple tables are defined. The cell-specific, rise-specific, and fall-specific driver waveform usage modeling depend on this attribute.

The driver\_waveform\_name attribute is optional. You can define a driver waveform table without the attribute, but there can be only one table in a library, and that table is regarded as the default driver waveform table for all cells in the library. If more than one table is defined without the attribute, the last table is used. The other tables are ignored and not stored in the library database file.

#### **Syntax**

```
driver_waveform_name : string ;
```

#### **Example**

### operating\_conditions Group

Use this group to define operating conditions; that is, process, voltage, and temperature. You define an operating conditions group at the library-level, as shown here:

#### **Syntax**

```
library (name<sub>string</sub>) {
  operating_conditions (name<sub>string</sub>) {
    ... operating conditions description ...
}
```

#### **Simple Attributes**

```
calc_mode : name<sub>id</sub> ;
parameteri : float ;
process : float ;
process_label : "string" ;
temperature : float ;
tree_type : value<sub>enum</sub>;
voltage : float ;
```

#### calc\_mode Simple Attribute

An optional attribute, you can use calc mode to specify an associated process mode.

#### **Syntax**

```
calc_mode : name<sub>id</sub> ;
name
```

The name of the associated process mode.

#### parameteri Simple Attribute

Use this optional attribute to specify values for up to five user-defined variables.

#### **Syntax**

```
parameteri : valuefloat ; /* i = 1..5 */
value
```

A floating-point number representing the variable value.

#### process Simple Attribute

Use the process attribute to specify a scaling factor to account for variations in the outcome of the actual semiconductor manufacturing steps.

### **Syntax**

```
process : valuefloat ;
value
```

A floating-point number from 0 through 100.

### process\_label Simple Attribute

Use the process label attribute to specify the name of the current process.

### **Syntax**

```
process_label : "process_name" ;
process_name
    A string.
```

# temperature Simple Attribute

Use the temperature attribute to specify the ambient temperature in which the design is to operate.

# **Syntax**

```
temperature : value<sub>float</sub> ;
value
```

A floating-point number representing the ambient temperature.

# tree\_type Simple Attribute

Use the tree type attribute to specify the environment interconnect model.

# **Syntax**

```
tree_type : value<sub>enum</sub> ;
value
```

Valid values are best\_case\_tree, balanced\_tree, and worst\_case\_tree.

# voltage Simple Attribute

Use the <code>voltage</code> attribute to specify the operating voltage of the design; typically 5 volts for a CMOS library.

```
voltage : valuefloat ;
```

#### value

A floating-point number from 0 through 1000, representing the absolute value of the actual voltage.

### **Example**

```
operating_conditions (MPSS) {
  calc_mode : worst ;
  process : 1.5 ;
  process_label : "ss" ;
  temperature : 70 ;
  voltage : 4.75 ;
  tree_type : worse_case_tree ;
}
```

# output\_current\_template Group

Use the <code>output\_current\_template</code> group to describe a table template for composite current source (CCS) modeling.

# **Syntax**

```
library (namestring) {
  output_current_template(template_nameid) {
   variable_1 : valueenum;
   variable_2 : valueenum;
   variable_3 : valueenum;
   index_1 : ("float, ..., float");
   index_2 : ("float, ..., float");
   index_3 : ("float, ..., float");
}
```

### **Simple Attributes**

```
variable_1
variable_2
variable_3
```

#### **Complex Attributes**

```
index_1
index_2
index_3
```

#### variable\_1, variable\_2, and variable\_3 Simple Attributes

The table template specifying composite current source (CCS) driver and receiver models can have three variables: variable 1, variable 2, and variable 3. The

index 1 ("float, ..., float") ;

valid values for variable\_1 and variable\_2 are input\_net\_transition and
total output net capacitance. The only valid value for variable 3 is time.

# index\_1, index\_2, and index3 Complex Attributes

Along with variable\_1 and variable\_2, you must specify the index values.

```
index_2 ("float, ..., float");

Example

library (my_library) {
    ...
    output_current_template (CCT) {
    variable_1 : input_transition;
    variable_2 : total_output_net_capacitance;
    variable_3; time;
    index_1 ("0.1, 0.2");
    index_2 ("1.0, 2.0");
    index_3 ("0.1, 0.2, 0.3, 0.4, 0.5");
}
...
}
```

# output\_voltage Group

You define an output\_voltage group in the library group to designate a set of output voltage level ranges to drive output cells.

# **Syntax**

```
library (namestring) {
  output_voltage(namestring) {
   vol : float | expression;
   voh : float | expression;
   vomin : float | expression;
   vomax : float | expression;
}
  output_voltage (namestring) {
   ... output_voltage description ...;
  }
}
```

The value for vol, voh, vomin, and vomax is a floating-point number or an expression. An expression allows you to define voltage levels as a percentage of VSS or VDD.

vol

The maximum output voltage generated to represent a logic 0.

voh

The minimum output voltage generated to represent a logic 1.

vomin

The minimum output voltage the pad can generate.

vomax

The maximum output voltage the pad can generate.

Table 5 lists the predefined variables you can use in an output\_voltage expression attribute. Separate variables are defined for CMOS and BiCMOS.

Table 5 Voltage-Level Variables for the output\_voltage Group

| CMOS or BiCMOS variable | Default value |
|-------------------------|---------------|
| VDD                     | 5V            |
| VSS                     | 0V            |
| VCC                     | 5V            |

The default values represent nominal operating conditions. These values fluctuate with the voltage range defined in the <code>operating\_conditions</code> groups.

All voltage values are in the units you define with the <code>voltage\_unit</code> attribute within the <code>library</code> group. Example 7 shows an example of an <code>output\_voltage</code> group.

# Example 7 output\_voltage Group

```
output_voltage(GENERAL) {
  vol : 0.4 ;
  voh : 2.4 ;
  vomin : -0.3 ;
  vomax : VDD + 0.3 ;
}
```

# part Group

You use a part group to describe a specific FPGA device. Use multiple part groups to describe multiple devices.

```
library (name<sub>string</sub>) {
```

# Chapter 1: Library Group Description and Syntax Group Statements

```
part(name<sub>string</sub>) {
    ...device description...
}
  part(name<sub>string</sub>) {
    ...device description...
}
```

### **Simple Attributes**

```
default_step_level
fpga_isd
num_blockrams
num_cols
num_ffs
num_luts
num_rows
pin_count
```

## **Complex Attributes**

```
max_count
valid_speed_grade
valid_step_level
```

### Group

speed grade

#### default\_step\_level Simple Attribute

Use the <code>default\_step\_level</code> attribute to specify one of the valid step levels as the default for the FPGA device. You specify valid step levels with the <code>valid\_step\_levels</code> complex attribute.

# **Syntax**

"name"

```
default_step_level : "name" ;
```

An alphanumeric string identifier, enclosed within double quotation marks, representing the default step level for the device.

#### **Example**

```
default_step_level ("STEP0") ;
```

#### fpga\_isd Simple Attribute

Use this optional attribute to reference the <code>drive</code>, <code>io\_type</code>, and <code>slew</code> information contained in a library-level <code>fpga isd</code> group.

#### **Syntax**

```
fpga isd : fpga isd name id ;
```

#### fpga\_isd\_name

The name of a library-level fpga isd group.

#### Example

```
fpga isd : part cell isd ;
```

# num\_blockrams Simple Attribute

Use the  $num\_blockrams$  attribute to specify the number of block select RAMs on the FPGA device.

# **Syntax**

```
num_blockrams : valueint ;
```

#### value

An integer representing the number of block select RAMs on the device.

### **Example**

```
num blockrams : 10 ;
```

# num\_cols Simple Attribute

Use the  $num\_cols$  attribute to specify the number of logic block columns on the FPGA device.

# **Syntax**

```
num cols : value int ;
```

#### value

An integer representing the number of logic blocks on the FPGA device.

# **Example**

```
num cols : 30 ;
```

#### num ffs Simple Attribute

Use the num ffs attribute to specify the number of flip-flops on the device.

```
num_ffs : valueint ;
```

value

An integer representing the number of flip-flops on the FPGA device.

# Example

```
num ffs : 2760 ;
```

### num\_luts Simple Attribute

Use the  $num_luts$  attribute to specify the total number of lookup tables available for the FPGA device. The  $num_luts$  value is used to determine the total number of slices that make up all the configurable logic blocks (CLBs) of the FPGA device, as shown in the following equation.

```
Total number of CLB slices = \frac{\text{Total number of lookup tables (num\_luts)}}{2}
```

# **Syntax**

```
num_luts : value<sub>int</sub> ;
```

value

An integer representing the number of lookup tables on the FPGA device.

# **Example**

```
num luts : 100 ;
```

#### num rows Simple Attribute

Use the num rows attribute to specify the number of logic block rows on the FPGA device.

# **Syntax**

```
num_rows : value<sub>int</sub> ;
```

value

An integer representing the number of block rows on the FPGA device.

#### **Example**

```
num rows : 20 ;
```

#### pin\_count Simple Attribute

Use the pin count attribute to specify the number of pins on the device.

```
pin count : value int ;
```

#### value

An integer representing the number of pins on the FPGA device.

### Example

```
pin count : 94 ;
```

# max\_count Complex Attribute

Use the max count attribute to specify the resource constraints for the FPGA device.

### **Syntax**

```
max\_count (resource\_name_id, value_int);
```

#### resource name

The name of the resource being constrained.

#### value

An integer representing the maximum constraint of the resource.

# **Example**

```
max count (BUGFGTS, 4);
```

# valid\_speed\_grade Complex Attribute

Use the <code>valid\_speed\_grade</code> attribute to specify the various speed grades for the FPGA device.

#### **Syntax**

```
valid_speed_grade ("name_1_{id}", "name_2_{id}", ..."name_n_{id}"); "name_1", "name_2", "name_n"
```

A list of alphanumeric string identifiers, each enclosed within double quotation marks, represents the various speed grades for the device. Each identifier corresponds to an operating condition under which the library is characterized and under which the device is used.

#### Example

```
valid speed grade ("-6", "-5", "-4") ;
```

# valid\_step\_levels Complex Attribute

Use the <code>valid\_step\_levels</code> attribute to specify the various step levels for the FPGA device.

### **Syntax**

```
valid_step_levels ("name_1_{id}", "name_2_{id}", ... "name_n_{id}"); "name_1", "name_2", "name_n"
```

A list of alphanumeric string identifiers, each enclosed within double quotation marks, representing various step levels for the device. Each identifier corresponds to an operating condition under which the library is characterized and under which the device is used.

# **Example**

```
valid_step_levels ("STEP0", "STEP1", "STEP2") ;
```

### speed\_grade Group

The speed grade group associates a valid speed grade with a valid step level.

### **Syntax**

```
part(name<sub>string</sub>) {
    ...
    speed_grade (name<sub>string</sub>) {
     ...step_level description...
    }
}
```

#### name

Specifies one of the valid speed grades listed in the <code>valid\_speed\_grade</code> attribute.

#### Simple Attribute

```
fpga isd
```

# **Complex Attribute**

```
step level
```

#### **Example**

```
speed_grade ( ) {
   ...
```

### fpga\_isd Simple Attribute

Use this optional attribute to reference the <code>drive</code>, <code>io\_type</code>, and <code>slew</code> information contained in a library-level <code>fpga isd</code> group.

#### **Syntax**

```
fpga_isd : fpga_isd_nameid ;
```

### fpga\_isd\_name

The name of a library-level fpga isd group.

### Example

```
fpga isd : part cell isd ;
```

# step\_level Complex Attribute

Use the  $step\_level$  attribute to specify one of the valid step levels listed in the valid step level attribute.

# **Syntax**

```
step_level (namestring) ;
```

#### name

The alphanumeric identifier for a valid step level.

### **Example**

```
step level ( );
```

# pg\_current\_template Group

In the composite current source (CCS) power library format, instantaneous power data is specified as 1- to n- dimensional tables of current waveforms in the pg\_current\_template group. This library-level group creates templates of common information that power and ground current vectors use.

# **Syntax**

```
library (name<sub>string</sub>) {
  pg_current_template (template_name<sub>id</sub>) {
    ... template description ...
  }
}
```

# **Simple Attributes**

```
variable_1
variable_2
variable_3
variable_4
```

### **Complex Attributes**

```
index_1
index_2
index_3
index_4
```

# variable\_1, variable\_2, variable\_3, and variable\_4 Simple Attributes

The variable values can be <code>input\_net\_transition</code>, <code>total\_output\_net\_capacitance</code>, and <code>time</code>. The last variable must be <code>time</code> and is required. The group can contain none or at most one <code>input\_net\_transition</code> variable. It can contain none or up to two <code>total output net capacitance</code> variables.

### index\_1, index\_2, index\_3, and index\_4 Complex Attributes

The index values are optional.

```
index_1 ("float, ...");
index_2 ("float, ...");
index_3 ("float, ...");
index_4 ("float, ...");
```

### **Example**

```
library (my_library) {
...

pg_current_template (my_template) {
  variable_1 : input_net_transition ;
  variable_2 : total_output_net_capacitance ;
  variable_3 : total_output_net_capacitance ;
  variable_4 : time ;
  index_1 ("100.0000, 200.0000") ;
  index_2 ("0.0, 0.0") ;
  index_3 ("0.0, 0.0") ;
  index_4 ("0.0, 0.0") ;
}
...
}
```

# power\_lut\_template Group

The power lut template group is defined within the library group, as shown here:

```
library (name) {
  power_lut_template (template_name) {
    variable_1 : input_transition_time |
  total_output_net_capacitance
    |equal_or_opposite_output_net_capacitance ;
    variable_2 : input_transition_time |
```

# Chapter 1: Library Group Description and Syntax Group Statements

```
total_output_net_capacitance
    |equal_or_opposite_output_net_capacitance;
    variable_3 : input_transition_time |
total_output_net_capacitance
    |equal_or_opposite_output_net_capacitance;
    index_1 ("float, ..., float");
    index_2 ("float, ..., float");
    index_3 ("float, ..., float");
}
```

# **Simple Attributes**

```
variable_1
variable_2
variable_3
```

### **Complex Attributes**

```
index_1
index_2
index_3
```

# Group

domain

The power\_lut\_template group creates a template of the index used by the internal power group (defined in a pin group within a cell).

The name of the template (*template\_name*) is a name you choose that can be used later for reference.

#### Note:

A power\_lut\_template with the name scalar is predefined; its size is 1. You can refer to it by entering scalar as the name of a fall\_power group, power group, or rise\_power group within the internal\_power group (defined in the pin group).

### variable\_1, variable\_2, and variable\_3 Simple Attributes

The <code>variable\_1</code> attribute in the <code>power\_lut\_template</code> group specifies the first dimensional variable used by the library developer to characterize cells in the library for internal power.

The variable\_2 attribute in the power\_lut\_template group specifies the second dimensional variable the library developer uses to characterize cells in the library for internal power.

The <code>variable\_3</code> attribute in the <code>power\_lut\_template</code> group specifies the third dimensional variable the library developer uses to characterize cells in the library for internal power.

If the <code>index\_1</code> attribute is measured with the loading of the output net capacitance of the pin specified in the <code>pin</code> group that contains the <code>internal\_power</code> group (defined in a <code>cell</code> group), the value for variable\_1 is <code>equal or opposite output net capacitance</code>.

If the <code>index\_1</code> attribute is measured with the input transition time of the pin specified in the <code>pin</code> group or the <code>related\_pin</code> attribute of the <code>internal\_power</code> group, the value for <code>variable\_1</code> is <code>input transition time</code>.

If the <code>index\_2</code> attribute is measured with the loading of the output net capacitance of the pin specified in the <code>pin</code> group that contains the <code>internal\_power</code> group (defined in a <code>cell</code> group), the value for variable 2 is <code>equal</code> or opposite output net capacitance.

If the <code>index\_2</code> attribute is measured with the input transition time of the pin specified in the <code>pin</code> group or the <code>related\_pin</code> attribute of the <code>internal\_power</code> group, the value for <code>variable\_2</code> is <code>input transition time</code>.

If the <code>index\_3</code> attribute is measured with the loading of the output net capacitance of the pin specified in the <code>pin</code> group that contains the <code>internal\_power</code> group (defined in a <code>cell</code> group), the value for variable 3 is <code>equal</code> or opposite output net capacitance.

If the <code>index\_3</code> attribute is measured with the input transition time of the pin specified in the <code>pin</code> group or the <code>related\_pin</code> attribute of the <code>internal\_power</code> group, the value for <code>variable\_3</code> is <code>input transition time</code>.

#### index\_1, index\_2, and index\_3 Complex Attributes

The  $index_1$  complex attribute in the  $power_lut_template$  group specifies the breakpoints of the first dimension used to characterize cells for internal power within the library. The values specified in this attribute must be in a monotonically increasing order. You can overwrite the  $index_1$  attribute by providing the same attribute in the  $fall_power$  group, power group, or  $rise_power$  group within the  $internal_power$  group (defined in the pin group). The  $index_1$  attribute is required in the  $power_lut_template$  group.

The <code>index\_2</code> complex attribute in the <code>power\_lut\_template</code> group specifies the breakpoints of the second dimension used to characterize cells for internal power within the library. You can overwrite the <code>index\_2</code> attribute by providing the same attribute in the <code>fall\_power</code> group, <code>power</code> group, or <code>rise\_power</code> group within the <code>internal\_power</code> group (defined in the <code>pin</code> group). The <code>index\_2</code> attribute is required in the <code>power\_lut\_template</code> group if the <code>variable 2</code> attribute is present.

The <code>index\_3</code> complex attribute in the <code>power\_lut\_template</code> group specifies the breakpoints of the third dimension used to characterize cells for internal power within the library. You can overwrite the <code>index\_3</code> attribute in the <code>internal\_power</code> group by providing the same attribute in the <code>fall\_power</code> group, <code>power</code> group, or <code>rise\_power</code> group within the

internal\_power group (defined in the pin group). The index\_3 attribute is required in the power lut template group if the variable 3 attribute is present.

Example 8 shows four power lut template groups.

### Example 8 Four power lut template Groups

```
power_lut_template (output_by_cap) {
  variable_1 : total_output_net_capacitance ;
  index_1 ("0.0, 5.0, 20.0") ;
}

power_lut_template (output_by_cap_and_trans) {
  variable_1 : total_output_net_capacitance ;
  variable_2 : input_transition_time ;
  index_1 ("0.0, 5.0, 20.0") ;
  index_2 ("0.1, 1.0, 5.0") ;
}

power_lut_template (input_by_trans) {
  variable_1 : input_transition_time ;
  index_1 ("0.0, 1.0, 5.0") ;
}

power_lut_template (output_by_cap2_and_trans) {
  variable_1 : total_output_net_capacitance ;
  variable_2 : input_transition_time ;
  variable_2 : input_transition_time ;
  variable_3 : equal_or_opposite_output_net_capacitance ;
  index_1 ("0.0, 5.0, 20.0") ;
  index_2 ("0.1, 1.0, 5.0") ;
  index_3 ("0.1, 0.5, 1.0") ;
}
```

# rise\_net\_delay Group

The rise net delay group is defined at the library level, as shown here:

```
library (name) {
  rise_net_delay(name) {
    ... rise net delay description ...
}
  fall_net_delay (name) {
    ... fall net delay description ...
}
}
```

### **Complex Attributes**

```
index_1 ("float,...,float");
index_2 ("float,...,float");
values ("float,...,float","float,...,float");
```

The rise\_net\_delay and the fall\_net\_delay groups define, in the form of lookup tables, the values for rise and fall net delays. This indexing allows the library developer to model net delays as any function of output\_transition and rc\_product.

The net delay tables in one library have no effect on computations related to cells from other libraries.

To overwrite the lookup table default index values, specify the new index values before the net delay values.

Example 9 shows an example of the rise net delay group.

## Example 9 rise\_net\_delay Group

```
rise_net_delay (net_delay_template_table) {
  index_1 ("0, 1, 2") ;
  index_2 ("1, 0, 2") ;
  values ("0.00, 0.21", "0.11, 0.23") ;
}
```

See also fall net delay Group.

# rise\_transition\_degradation Group

The rise transition degradation group is defined at the library level, as shown here:

```
library (name) {
  rise_transition_degradation(name) {
   ... rise transition degradation description ...
  }
}
```

# **Complex Attributes**

```
index_1 ("float, ..., float");
index_2 ("float, ..., float");
values ("float, ..., float", "float, ..., float");
```

The rise\_transition\_degradation group and the fall\_transition\_degradation group describe, in the form of lookup tables, the transition degradation functions for rise and fall transitions. The lookup tables are indexed by the transition time at the net driver and the connect delay between the driver and a particular load. This indexing allows the library developer to model degraded transitions as any function of output-pin transition and connect delay between the driver and the load.

Transition degradation tables are used for indexing into any delay table in a library that has the input\_net\_transition, constrained\_pin\_transition, or related pin transition table parameters in the lu table template group.

The transition degradation tables in one library have no effect on computations related to cells from other libraries. Example 10 shows an example of the rise transition degradation group.

# Example 10 rise transition degradation Group

```
rise_transition_degradation (trans_deg) {
  index_1 ("0, 1, 2") ;
  index_2 ("1, 0, 2") ;
  values ("0.0, 0.6", "1.0, 1.6") ;
}
```

See also fall\_transition\_degradation Group on page 61.

# sensitization Group

The sensitization group defined at the library level describes the complete state patterns for a specific list of pins (defined by the pin\_names attribute) that are referenced and instantiated as stimuli in the timing arc.

Vector attributes in the group define all possible pin states used as stimuli. Actual stimulus waveforms can be described by a combination of these vectors. Multiple sensitization groups are allowed in a library. Each sensitization group can be referenced by multiple cells, and each cell can make reference to multiple sensitization groups.

# **Syntax**

```
library(library_name) {
    ...
    sensitization (sensitization_group_name) {
    ...
    }
}
```

### **Complex Attributes**

```
pin_names
vector
```

# pin\_names Complex Attribute

The pin\_names attribute specified at the library level defines a default list of pin names. All vectors in this sensitization group are the exhaustive list of all possible transitions of the input pins and their subsequent output response.

The pin\_names attribute is required, and it must be declared in the sensitization group before all vector declarations.

```
pin names (string..., string);
```

#### **Example**

```
pin names (IN1, IN2, OUT);
```

# vector Complex Attribute

Similar to the pin\_names attribute, the vector attribute describes a transition pattern for the specified pins. The stimulus is described by an ordered list of vectors.

The arguments for the vector attribute are as follows:

```
vector id
```

The vector id argument is an identifier to the vector string (a number tag that defines the list of possible sensitization combinations in a cell). The vector id value must be an integer greater than or equal to zero and unique among all vectors in the current sensitization group. It is recommended that you start numbering from 0 or 1.

```
vector string
```

The vector string argument represents a pin transition state. The string consists of the following transition status values: 0, 1, X, and Z where each character is separated by a space. The number of elements in the vector string must equal the number of arguments in pin names.

The vector attribute can also be declared as:

```
vector (positive_integer, "{0|1|X|Z} [0|1|X|Z]...");

Syntax

vector (integer, string);

Example

sensitization(sensitization_nand2) {
  pin_names ( IN1, IN2, OUT1 );
  vector ( 1, "0 0 1" );
  vector ( 2, "0 1 1" );
  vector ( 3, "1 0 1" );
  vector ( 4, "1 1 0" );
```

# soft\_error\_rate\_template Group

The <code>soft\_error\_rate\_template</code> group defines the table template for the library-level <code>default\_soft\_error\_rate</code> and the cell-level <code>soft\_error\_rate</code> groups. The template has two indexes, altitude and frequency. The template table can be one-dimensional or two-dimensional.

### **Syntax**

```
library (library_name) {
    ...
    soft_error_rate_template (temp_name) {
       variable_1 : [ altitude | frequency ] ;
       variable_2 : [ altitude | frequency ] ;
       index_1 ( ... ) ;
       index_2 ( ... ) ;
    }
}
```

### variable\_1 and variable\_2 Complex Attributes

The template definition includes two one-dimensional variables, variable\_1 and variable\_2, with values, altitude and frequency, respectively.

# index\_1 and index\_2 Complex Attributes

The index\_1 attribute specifies the altitude values at which the cell soft error rate (SER) is sampled in the library. The unit is defined by the library-level altitude unit attribute.

The <code>index\_2</code> attribute specifies the <code>frequency</code> values at which the cell SER is sampled in the library. The values must be greater than or equal to zero. The unit is defined by the library-level <code>time attribute</code> attribute, as the frequency unit is reciprocal of the time unit.

# **Example**

```
soft_error_rate_template ( ser_temp ) {
  variable_1 : altitude ;
  variable_2 : frequency ;
  index_1 ( "1.6, 1.8" ) ; /* altitude 1.6 km, 1.8 km */
  index_2 ( "0.1, 0.2" ) ; /* frequency 100 MHz, 200 MHz */
}
```

# timing Group

A timing group is defined in a bundle, a bus, or a pin group within a cell. The timing group can be used to identify the name or names of multiple timing arcs. A timing group identifies multiple timing arcs, by identifying a timing arc in a pin group that has more than one related pin or when the timing arc is part of a bundle or a bus.

The following syntax shows a timing group in a pin group within a cell group.

```
library (name<sub>string</sub>) {
  cell (name) {
    pin (name) {
     timing (name | name_list) {
      ... timing description ...
```

```
}
}
}
}
```

# type Group

If your library contains bused pins, you must define type groups and define the structural constraints of each bus type in the library. The type group is defined at the library group level, as shown here:

# **Syntax**

```
library (name<sub>string</sub>) {
  type (name) {
    ... type description ...
  }
}
```

#### name

Identifies the bus type.

# **Simple Attributes**

```
base type : base ;
bit from : integer ;
bit to : integer ;
bit width : integer ;
data type : data ;
downto : true | false ;
base type: base;
   Only the array base type is supported.
bit from: integer;
   Indicates the member number assigned to the most significant bit (MSB) of
   successive array members. The default is 0.
bit to: integer;
   Indicates the member number assigned to the least significant bit (LSB) of
   successive array members. The default is 0.
bit width: integer;
   Designates the number of bus members. The default is 1.
data type: data;
   Indicates that only the bit data type is supported.
```

```
downto: true | false;
```

A true value indicates that member number assignment is from high to low. A false value indicates that member number assignment is from low to high.

Example 11 illustrates a type group statement.

#### Example 11 type Group Description

```
type (BUS4) {
 base_type : array ;
 bit_from : 0 ;
 bit_to : 3 ;
 bit_width : 4 ;
 data_type : bit ;
 downto : false ;
}
```

It is not necessary to use all attributes.

# Example 12 Alternative type Group Descriptions

```
type (BUS4) {
  base_type : array;
  data_type : bit;
  bit_width : 4;
  bit_from : 0;
  bit_to : 3;
}

type (BUS4) {
  base_type : array;
   data_type : bit;
  bit_width : 4;
  bit_from : 3;
  downto : true;
}
```

After you define a type group, you can use it in a bus group to describe bused pins.

# user\_parameters Group

Use the user\_parameters group to specify default values for up to five user-defined process variables.

Define a user parameters group in a library group as follows.

```
library (name) {
  user_parameters () {
    ... parameter descriptions...
```

```
}
```

### **Simple Attributes**

```
parameteri
```

#### parameteri Simple Attributes

Use each generic attribute to specify a default value for a user-defined process variable. You can specify up to five variables.

### **Syntax**

```
parameteri : valuefloat ;
value
```

A floating-point number representing a variable value.

# **Example**

```
parameter1: 0.5;
```

# voltage\_state\_range\_list Group

The <code>voltage\_state\_range\_list</code> group defines the voltage range of all the states for a specified power rail. The name of the group (<code>voltage\_name</code>) is a power rail name, which must also be defined in the same library using the <code>voltage\_map</code> attribute. Each <code>voltage\_name</code> can have only one corresponding <code>voltage\_state\_range\_list</code> group.

#### **Syntax**

```
library (library_name) {
    ...
    voltage_state_range_list (voltage_name) {
        /* list of voltage state range */
        ...
} /* end voltage state range list group */
```

# voltage\_state\_range Attribute

The  $voltage\_state\_range$  attribute defines the corner-independent operating voltages for the state,  $pg\_state$ , of the power rail. Specify this attribute in the  $voltage\_state\_range\_list$  group.

```
voltage_state_range_list (voltage_name) {
  voltage_state_range(pg_state, nom_voltage);
  voltage_state_range(pg_state, min_voltage, max_voltage);
```

```
voltage state range(pg state, min voltage, nom voltage, max voltage);
```

- pg state is the state name of the power rail
- min\_voltage and max\_voltage are floating-point numbers for the minimum and maximum operating voltage of the state.
- nom\_voltage is a floating-point number and the default operating voltage that applies to all designs.

# **Example**

```
voltage_state_range_list(VDD) {
  voltage_state_range(normal, 0.81, 0.9, 0.99);
  voltage_state_range(under_drive, 0.665, 0.77);
  voltage_state_range(on, 0.7);
}
```

# wire\_load Group

A wire load group is defined in a library group, as follows.

# **Syntax**

```
library (name) {
  wire_load (name) {
   ... wire load description ...
  }
}
```

### **Simple Attributes**

```
area : float ;
capacitance : float ;
resistance : float ;
slope : float ;
```

#### **Complex Attribute**

```
fanout length
```

# area Simple Attribute

Use this attribute to specify area per unit length of interconnect wire.

### **Syntax**

```
area : value<sub>float</sub> ;
```

#### value

A floating-point number representing the area.

### **Example**

```
area: 0.5 ;
```

### capacitance Simple Attribute

Use this attribute to specify capacitance per unit length of interconnect wire.

# **Syntax**

```
capacitance : valuefloat ;
```

value

A floating-point number representing the capacitance.

# **Example**

```
capacitance : 1.2 ;
```

# resistance Simple Attribute

Use this attribute to specify wire resistance per unit length of interconnect wire.

# **Syntax**

```
resistance : value<sub>float</sub> ;
value
```

A floating-point number representing the resistance.

#### **Example**

```
resistance : 0.001 ;
```

# slope Simple Attribute

Use this attribute to characterize linear fanout length behavior beyond the scope of the longest length specified in the fanout length attribute.

# **Syntax**

```
slope : valuefloat ;
```

value

A floating-point number representing the slope in units per fanout.

#### Example

```
slope : 0.186
```

# fanout\_length Complex Attribute

Use this attribute to define values for fanout and length when you create the wire load manually.

# **Syntax**

```
fanout_length ( fanout_{int}, length_{float}, average\_capacitance_{float}, \ standard\_deviation_{float}, number\_of\_nets_{int});
```

#### fanout

An integer representing the total number of pins, minus one, on the net driven by the given output.

### length

A floating-point number representing the estimated amount of metal that is statistically found on a network with the given number of pins.

### **Examples**

```
library (example)
 wire load (small) {
 area : 0.0 ;
 capacitance : 1.0 ;
 resistance : 0.0;
 slope : 0.0 ;
  fanout length (1,1.68);
library (example) {
wire load ("90x90") {
  lu table template (wire delay table template) {
  variable 1 : fanout number;
   variable 2 : fanout pin capacitance;
   variable 3 : driver slew;
   index 1("0.12, 3.4");
  index 2("0.12,4.24");
   index 3("0.1, 2.7, 3.12");
 }
}
```

# wire\_load\_selection Group

A wire load selection group is defined in a library group, as follows.

### **Syntax**

```
library (name) {
  wire_load_selection (name) {
    ... wire load selection criteria ...
}
```

# **Complex Attribute**

```
wire load from area (float, float, string);
```

# **Example**

```
wire_load_selection (normal) {
  wire_load_from_area (100, 200, average);
}
```

# wire\_load\_table Group

A wire load table group is defined in a library group, as follows.

# **Syntax**

```
library (name) {
  wire_load_table (name) {
    ... wire_load table description ...
  }
}
```

# **Complex Attributes**

```
fanout_area (integer, float) ;
fanout_capacitance (integer, float) ;
fanout_length (integer, float) ;
fanout_resistance (integer, float) ;
```

#### **Example**

```
library (wlut) {
  wire_load_table ("05x05") {
   fanout_area (1, 0.2);
  fanout_capacitance (1, 0.15);
  fanout_length (1, 0.2);
  fanout_resistance (1, 0.17);
}
```

# cell and model Group Description and Syntax

Every cell in a library has a cell description (a cell group) within the library group. A cell group can contain simple and complex attributes and other group statements. Every model in a library also has a model description (a model group) within the library group. A model group can include the same simple and complex attributes and group statements as a cell group, plus two new attributes that can be used only in the model group.

This chapter describes the attributes and groups that can be included within <code>cell</code> and <code>model</code> groups, with the exception of the <code>pin</code> group, which is described in Chapter 3, pin Group Description and Syntax."

This chapter is organized as follows:

- cell Group
  - Attributes and values
  - Simple attributes
  - Complex attributes
  - Group statements
- model Group
  - Attributes and values

Within each division, the attributes and group statements are presented alphabetically.

# cell Group

A cell group is defined within a library group, as shown here:

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
   ... cell description ...
}
```

# **Attributes and Values**

Example 13 lists alphabetically all the attributes and groups that you can define within a cell group.

# Example 13 Attributes and Values for a cell Group

```
/* Simple Attributes for cell group */
always on : true | false ;
antenna diode type : power | ground | power and ground ;
area : float ;
auxiliary_pad_cell : true | false ;
base name : cell base name<sub>string</sub> ; builtin clock gating integrate cell:
 icg type ;
bus naming style : "string" ;
cell footprint : footprint_type<sub>string</sub> ;
cell leakage power : float;
clock gating integrated cell : string value ;
contention condition: "Boolean expression";
dont fault : sa0 | sa1 | sa01 ;
dont touch : true | false ;
dont use : true | false ;
driver type : nameid ;
em temp degradation factor : value float ;
interface timing : true | false ;
io type : name id ;
is clock gating cell : true | false ;
is clock isolation cell: true | false;
is isolation cell : true | false ;
is level shifter : true | false ;
is macro cell : true | false ;
is soi : true | false ;
map only : true | false ;
pad cell : true | false ;
pad type : clock ;
physical variant cells : "names-list" ;
power cell type : ;
preferred : true | false ;
retention cell : retention cell style ;
single bit degenerate : string ;
/* black box, bus, and bundle cells only*/
slew type : nameid ;
timing_model_type : "string" ;
use for size only : true | false ;
/* Complex Attributes for cell Group */
pin equal ("name liststring") ;
```

# Chapter 2: cell and model Group Description and Syntax Simple Attributes

```
pin_opposite ("name_list1_string", "name_list2_string"); resource_usage (resource_name_id, number_of_resources_id);
/* Group Statements for cell Group */
bundle (name<sub>string</sub>) { }
bus (name<sub>string</sub>) { }
clear condition () {}
clock condition () {}
dynamic current () {}
ff (variable1_{string}, variable2_{string}) { }
ff_bank (variable1string, variable2string, bitsinteger) { }
generated clock () {}
intrinsic parasitic () {}
latch (variable1<sub>string</sub>, variable2<sub>string</sub>) { }
latch_bank (variable1string, variable2string, bits_integer) { }
leakage current () {}
leakage_power () { }
lut (name_{string}) { }
mode definition () {}
pin (name<sub>string</sub> | name_list<sub>string</sub>) { }
preset condition () {}
retention condition () {}
statetable ("input node names", "internal node names") { }
test cell () { }
type (name<sub>string</sub>) { }
```

Descriptions of the attributes and group statements follow.

# **Simple Attributes**

This section lists, alphabetically, the simple attributes for the cell and model groups.

# always\_on Simple Attribute

The always\_on simple attribute models always-on cells or signal pins. Specify the attribute at the cell level to determine whether a cell is an always-on cell. Specify the attribute at the pin level to determine whether a pin is an always-on signal pin.

## **Syntax**

```
always on : Boolean expression ;
```

#### Boolean expression

Valid values are true and false.

### **Example**

```
always_on : true ;
```

# antenna\_diode\_type Simple Attribute

The antenna\_diode\_type attribute specifies the type of the antenna-diode cell. Valid values are power, ground, and power and ground.

### **Syntax**

```
antenna_diode_type : true | false ;
Example
antenna diode type : power ;
```

# area Simple Attribute

Use the area attribute to define the cell area in a cell or model group.

### **Syntax**

float

```
area : float ;
```

A floating-point number. No units are explicitly given for the value, but you should use the same unit for the area of all cells in a library. Typical area units include gate equivalents, square microns, and transistors.

The following example shows a cell with an area of three units:

```
area : 3 ;
```

For unknown or undefined (black box) cells, the area attribute is optional. If no area statement is present, the default value is 0. Typically, unless a cell is a pad cell, it has an area attribute. Give pad cells an area of 0, because they are not used as internal gates.

# auxiliary\_pad\_cell Simple Attribute

See pad cell Simple Attribute on page 116.

# base\_name Simple Attribute

Use the base\_name attribute to define a name for the output cell generated by VHDL or Verilog. If you omit this attribute, the cell is given the name "io cell name".

### **Syntax**

```
base_name : "cell_base_nameid" ;
cell_base_name
```

An alphanumeric string, enclosed in quotation marks, representing a name for the output cell.

### **Example**

```
base name : "IBUF" ;
```

# bus\_naming\_style Simple Attribute

Use the <code>bus\_naming\_style</code> attribute to define the naming convention for buses in the library.

# **Syntax**

```
bus_naming_style : "string" ;

Example
bus naming style : "Bus%sPin%d" ;
```

# cell\_footprint Simple Attribute

Use the cell footprint attribute to assign a footprint class to a cell.

#### **Syntax**

```
cell_footprint : class_name<sub>id</sub> ;
class_name
```

A character string that represents a footprint class. The string is case-sensitive: And4 is different from and4.

#### **Example**

```
cell footprint : 5MIL ;
```

Use this attribute to assign the same footprint class to all cells that have the same geometric layout characteristics.

# cell\_leakage\_power Simple Attribute

Use the <code>cell\_leakage\_power</code> attribute to define the leakage power of a cell. You must define this attribute for cells with state-dependent leakage power. If <code>cell\_leakage\_power</code> is missing or negative, the value of the <code>default\_cell\_leakage\_power</code> attribute defined in the library is assumed.

#### Note:

Cells with state-dependent leakage power also need the <code>leakage\_power</code> Group. See leakage power Group on page 199.

# **Syntax**

```
cell_leakage_power : valuefloat ;
value
```

A floating-point number indicating the leakage power of the cell.

### **Example**

```
cell leakage power: 0.2;
```

# clock\_gating\_integrated\_cell Simple Attribute

You can use the <code>clock\_gating\_integrated\_cell</code> attribute to enter specific values that determine which integrated cell functionality the clock-gating tool uses.

#### **Syntax**

```
clock_gating_integrated_cell:generic|value<sub>id</sub>;
generic
```

by accessing the state tables and state functions of the library cell pins.

### value

A concatenation of up to four strings that describe the functionality of the cell to the clock-gating software:

The first string specifies the type of sequential element you want. The options are latch-gating logic and none.

The second string specifies whether the logic is appropriate for rising- or fallingedge-triggered registers. The options are posedge and negedge.

The third (optional) string specifies whether you want test control logic located before or after the latch or flip-flop, or not at all. The options for cells set to latch

or flip-flop are precontrol (before), postcontrol (after), or no entry. The options for cells set to no gating logic are control and no entry.

The fourth (optional) string, which exists only if the third string does, specifies whether you want observability logic or not. The options are obs and no entry. Table 6 lists some example values for the <code>clock\_gating\_integrated\_cell</code> attribute.

Table 6 Some Values for the clock\_gating\_integrated\_cell Attribute

| Value of clock_gating_integrated_cell | Integrated cell must contain                                                                                                                                                   |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| latch_negedge                         | Latch-based gating logic     Logic appropriate for falling-edge-triggered registers                                                                                            |
| latch_posedge_postcontrol             | <ol> <li>Latch-based gating logic</li> <li>Logic appropriate for rising-edge-triggered registers</li> <li>Test control logic located after the latch</li> </ol>                |
| latch_negedge_precontrol              | <ol> <li>Latch-based gating logic</li> <li>Logic appropriate for falling-edge-triggered registers</li> <li>Test control logic located before the latch</li> </ol>              |
| none_posedge_control_obs              | <ol> <li>Latch-free gating logic</li> <li>Logic appropriate for rising-edge-triggered registers</li> <li>Test control logic (no latch)</li> <li>Observability logic</li> </ol> |

For a complete listing of the values you can enter for the

clock\_gating\_integrated\_cell attribute, the corresponding circuitry that these values represent, and examples for each value, see Appendix A in the *Synopsys Liberty User Guide*.

For more details about the clock-gating integrated cells, see the "Modeling Power and Electromigration" chapter in the *Liberty User Guide, Vol. 1*.

#### **Example**

clock gating integrated cell : latch posedge precontrol obs ;

# **Setting Pin Attributes for an Integrated Cell**

The clock-gating tool requires setting the pins of your integrated cells using the attributes listed in Table 7. Setting some of the pin attributes, such as those for test and observability, is optional.

Table 7 Pin Attributes for Integrated Clock Gating Cells

| Integrated cell pin name | Data direction | Required attribute    |
|--------------------------|----------------|-----------------------|
| clock                    | in             | clock_gate_clock_pin  |
| enable                   | in             | clock_gate_enable_pin |
| test_mode or scan_enable | in             | clock_gate_test_pin   |
| enable_clock             | out            | clock_gate_out_pin    |

See Chapter 3, pin Group Description and Syntax," for details about these pin attributes.

For more details about the <code>clock\_gating\_integrated\_cell</code> attribute and the corresponding pin attributes, see the *Synopsys Liberty User Guide*.

# **Setting Timing for an Integrated Cell**

You set both the setup and hold arcs on the enable pin by setting the <code>clock\_gate\_enable\_pin</code> attribute for the integrated cell to true. The setup and hold arcs for the cell are determined by the edge values you enter for the <code>clock\_gating\_integrated\_cell</code> attribute. Table 8 lists the edge values and the corresponding setup and hold arcs.

Table 8 Values of the clock\_gating\_integrated\_cell Attribute

| Value of clock_gating_integrated_ce l attribute | Setup arc<br>I | Hold arc |
|-------------------------------------------------|----------------|----------|
| latch_posedge                                   | rising         | rising   |
| latch_negedge                                   | falling        | falling  |
| none_posedge                                    | falling        | rising   |
| none_negedge                                    | rising         | falling  |

For details about setting timing for an integrated cell, see the "Modeling Power and Electromigration" chapter in the *Synopsys Liberty User Guide*.

# contention\_condition Simple Attribute

The contention\_condition attribute specifies the contention conditions for a cell. Contention is a clash of "0" and "1" signals. In certain cells, it can be a forbidden condition and cause circuits to short.

# **Syntax**

```
contention_condition : "Boolean expression" ;
Example
contention condition : "ap * an" ;
```

# dont\_fault Simple Attribute

It is a string attribute that you can set on a library cell or pin for test.

# **Syntax**

```
dont_fault : sa0 | sa1 | sa01 ;
sa0, sa1, sa01
```

The value you enter determines whether the <code>dont\_fault</code> attribute are placed on stuck at 0 (sa0), stuck at 1 (sa1), or stuck on both faults (sa01).

#### **Example**

```
dont fault : sa0 ;
```

The dont fault attribute can also be defined in the pin group.

# dont\_touch Simple Attribute

The <code>dont\_touch</code> attribute with a true value indicates that all instances of the cell must remain in the network.

### **Syntax**

```
dont_touch : value<sub>Boolean</sub> ;
value
```

Valid values are true and false.

# **Example**

```
dont touch : true ;
```

# dont\_use Simple Attribute

The dont\_use attribute with a true value indicates that a cell should not be added to a design during optimization.

### **Syntax**

```
dont_use : valueBoolean ;
```

value

Valid values are true and false.

#### Example

```
dont use : true ;
```

# driver\_type Simple Attribute

Use the driver type attribute to specify the drive power of the output or the I/O cell.

# **Syntax**

```
driver_type : name<sub>id</sub> ;
name
```

An alphanumeric string identifier, enclosed in quotation marks, representing the drive power.

#### **Example**

```
driver type : "4" ;
```

# driver\_waveform Simple Attribute

The driver\_waveform attribute is an optional string attribute that allows you to define a cell-specific driver waveform. The value must be the driver\_waveform\_name predefined in the normalized driver waveform table.

When the attribute is defined, the cell uses the specified driver waveform during characterization. When it is not specified, the common driver waveform (the normalized\_driver\_waveform table without the driver\_waveform\_name attribute) is used for the cell.

```
cell (cell_name) {
   ...
```

# Chapter 2: cell and model Group Description and Syntax Simple Attributes

```
driver_waveform : string;
  driver_waveform_rise : string;
  driver_waveform_fall : string;

Example

cell (my_cell1) {
    driver_waveform : clock_driver;
    ...
}

cell (my_cell2) {
    driver_waveform : bus_driver;
    ...
}

cell (my_cell3) {
    driver_waveform_rise : rise_driver;
    driver_waveform_fall : fall_driver;
    ...
}
```

# driver\_waveform\_rise and driver\_waveform\_fall Simple Attributes

The <code>driver\_waveform\_rise</code> and <code>driver\_waveform\_fall</code> string attributes are similar to the <code>driver\_waveform</code> attribute. These two attributes allow you to define rise-specific and fall-specific driver waveforms. The <code>driver\_waveform</code> attribute can coexist with the <code>driver\_waveform\_rise</code> and <code>driver\_waveform\_fall</code> attributes, though the <code>driver\_waveform</code> attribute becomes redundant.

You should specify a driver waveform for a cell by using the following priority:

- 1. Use the driver\_waveform\_rise for a rise arc and the driver\_waveform\_fall for a fall arc during characterization. If they are not defined, specify the second and third priority driver waveforms.
- 2. Use the cell-specific driver waveform (defined by the driver waveform attribute).
- 3. Use the library-level default driver waveform (defined by the normalized\_driver\_waveform table without the driver\_waveform\_name attribute).

The driver\_waveform\_rise attribute can refer to a normalized\_driver\_waveform that is either rising or falling. It is possible to invert the waveform automatically during runtime if necessary.

```
cell (cell_name) {
    ...
    driver_waveform : string;
    driver_waveform_rise : string;
    driver_waveform_fall : string;
}
```

### **Example**

```
cell (my_cell1) {
        driver_waveform : clock_driver;
        ...
}
cell (my_cell2) {
        driver_waveform : bus_driver;
        ...
}
cell (my_cell3) {
        driver_waveform_rise : rise_driver;
        driver_waveform_fall : fall_driver;
        ...
}
```

# em\_temp\_degradation\_factor Simple Attribute

The  $em_{temp\_degradation\_factor}$  attribute specifies the electromigration exponential degradation factor.

### **Syntax**

```
{\tt em\_temp\_degradation\_factor} \ : \ value_{{\tt float}} \ ;
```

#### value

A floating-point number in centigrade units consistent with other temperature specifications throughout the library.

### **Example**

```
em temp degradation factor: 40.0;
```

# fpga\_cell\_type Simple Attribute

interprets a combination timing arc between the clock pin and the output pin as a rising edge arc or as a falling edge arc.

### **Syntax**

```
fpga_cell_type : value<sub>enum</sub> ;
value
```

Valid values are rising edge clock cell and falling edge clock cell.

### **Example**

```
fpga cell type : rising edge clock cell ;
```

# fpga\_isd Simple Attribute

Use the fpga\_isd attribute to reference the drive, io\_type, and slew information contained in a library-level fpga isd group.

### **Syntax**

```
fpga_isd : fpga_isd_nameid ;
```

### fpga\_isd\_name

The name of the library-level fpga isd group.

### Example

```
fpga_isd : part_cell_isd ;
```

# interface\_timing Simple Attribute

Indicates that the timing arcs are interpreted according to interface timing specifications semantics. If this attribute is missing or its value is set to false, the timing relationships are interpreted as those of a regular cell rather than according to interface timing specification semantics.

### **Syntax**

```
interface timing : true | false ;
```

The following example shows a cell with <code>interface\_timing</code> set to true, indicating that interface timing semantics are to be applied.

### Example

```
interface timing : true ;
```

# io\_type Simple Attribute

Use the io type attribute to define the I/O standard used by this I/O cell.

### **Syntax**

```
io type : name<sub>id</sub> ;
```

#### name

An alphanumeric string identifier, enclosed in quotation marks, representing the I/O standard.

### **Example**

```
io type : "LVTTL" ;
```

### is\_pad Simple Attribute

The <code>is\_pad</code> attribute identifies a pad pin on any I/O cell. You can also specify the <code>is\_pad</code> attribute on PG pins. The valid values are <code>true</code> and <code>false</code>. If the cell-level <code>pad\_cell</code> attribute is specified on a I/O cell, the <code>is\_pad</code> attribute must be set to <code>true</code> in either a <code>pg pin</code> group or on a signal pin for that cell.

### **Examples**

```
cell(INBUF) {
    ...
    pin(PAD) {
        direction : input;
        is_pad : true;
    }
}
cell (POWER_PAD_CELL) {
    ...
    pad_cell : true ;
    pg_pin (my_pg_pin) {
        is_pad : true ;
    ...
    }
    pin (my_pin) {
        ...
    }
}
```

# is\_pll\_cell Simple Attribute

The is\_pll\_cell Boolean attribute identifies a phase-locked loop cell. A phase-locked loop (PLL) is a feedback control system that automatically adjusts the phase of a locally-generated signal to match the phase of an input signal.

### **Syntax**

```
cell (cell_name) {
  is_pll_cell : true;
  pin (ref_pin_name) {
    is_pll_reference_pin : true;
    direction : output;
    ...
}
```

### **Example**

```
cell(my pll) {
  is pll cell : true;
  pin(REFCLK) {
direction : input;
is pll reference pin : true;
  pin(FBKCLK) {
    direction : input;
    is pll feedback pin : true;
  pin (OUTCLK1) {
    direction : output;
    is pll output pin : true;
    timing() { /*Timing Arc*/
      related pin: "REFCLK";
      timing type: combinational rise;
      timing_sense: positive_unate;
      cell rise(scalar) { /*\overline{C}an be a LUT as well to support NLDM and CCS
                            models*/
        values("0.0")
      }
    timing() { /*Timing Arc*/
      related pin: "REFCLK";
      timing type: combinational fall;
      timing_sense: positive_unate;
      cell fall(scalar) {
        values("0.0")
      }
    }
  }
  pin (OUTCLK2) {
    direction : output;
    is pll_output_pin : true;
    timing() { /*Timing Arc*/
      related pin: "REFCLK";
      timing_type: combinational_rise;
      timing_sense: positive unate;
      cell rise(scalar) { /*Can be a LUT as well to support NLDM and CCS
models*/
        values("0.0")
    timing() { /*Timing Arc*/
      related_pin: "REFCLK";
      timing_type: combinational_fall;
      timing sense: positive unate;
      cell fall(scalar) {
```

# Chapter 2: cell and model Group Description and Syntax Simple Attributes

```
values("0.0")
}
}
}
```

# is\_clock\_gating\_cell Simple Attribute

The cell-level is clock gating cell attribute specifies that a cell is for clock gating.

### **Syntax**

```
is clock gating cell : true | false ;
```

### **Example**

```
is clock gating cell : true;
```

Set this attribute only on 2-input AND, NAND, OR, and NOR gates; inverters; buffers; and 2-input D latches.

See clock\_gate\_enable\_pin Simple Attribute on page 234 for information about designating clock and enable ports on clock gates.

# is\_clock\_isolation\_cell Simple Attribute

The is\_clock\_isolation\_cell attribute identifies a cell as a clock-isolation cell. The default is false, meaning that the cell is a standard cell. For information about pin-level attributes of the clock-isolation cell, see clock\_isolation\_cell\_clock\_pin Simple Attribute on page 235 and isolation\_cell\_enable\_pin Simple Attribute on page 259.

### **Syntax**

```
is_clock_isolation_cell : true | false ;
```

### Example

```
is clock isolation cell : true ;
```

# is\_isolation\_cell Simple Attribute

The cell-level <code>is\_isolation\_cell</code> attribute specifies that a cell is an isolation cell. The pin-level <code>isolation\_cell\_enable\_pin</code> attribute specifies the enable input pin for the isolation cell.

### **Syntax**

```
is isolation cell : true | false ;
```

### **Example**

```
is_isolation_cell : true ;
```

# is\_level\_shifter Simple Attribute

The cell-level <code>is\_level\_shifter</code> attribute specifies that a cell is a level shifter cell. The pin-level <code>level\_shifter\_enable\_pin</code> attribute specifies the enable input pin for the level shifter cell.

### **Syntax**

```
is level shifter : Boolean expression ;
```

### Boolean expression

Valid values are true and false.

### Example

```
is level shifter : true ;
```

# is\_macro\_cell Simple Attribute

The is\_macro\_cell simple Boolean attribute identifies whether a cell is a macro cell. If the attribute is set to true, the cell is a macro cell. If it is set to false, the cell is not a macro cell.

### **Syntax**

```
is_macro_cell : Boolean expression ;
```

### Boolean expression

Valid values are true and false.

#### Example

```
is macro cell : true ;
```

# is\_soi Simple Attribute

The is\_soi attribute specifies that the cell is a silicon-on-insulator (SOI) cell. The default is false, which means that the cell is a bulk-CMOS cell.

If the <code>is\_soi</code> attribute is specified at both the library and cell levels, the cell-level value overrides the library-level value.

### **Syntax**

```
is_soi : true | false ;
Example
is_soi : true ;
```

For more information about the is\_soi attribute and SOI cells, see the "Advanced Low-Power Modeling" chapter of the *Liberty User Guide*, *Vol.* 1.

# level\_shifter\_type Simple Attribute

The <code>level\_shifter\_type</code> attribute specifies the voltage conversion type that is supported. Valid values are:

```
LH
Low to High

HL
High to Low

HL_LH
High to Low and Low to High

The level_shifter_type attribute is optional.
```

### **Syntax**

```
level_shifter_type : level_shifter_type_value ;
```

### Example

```
level_shifter_type : HL_LH ;
```

# map\_only Simple Attribute

The  $map\_only$  attribute with a true value indicates that a cell is excluded from logic-level optimization during compilation.

### **Syntax**

```
map only : true | false ;
```

### pad\_cell Simple Attribute

In a cell group or a model group, the pad cell attribute identifies a cell as a pad cell.

### **Syntax**

```
pad cell : true | false ;
```

If the pad\_cell attribute is included in a cell definition (true), at least one pin in the cell must have an is pad attribute.

### **Example**

```
pad cell : true ;
```

If more than one pad cell can be used to build a logical pad, use the <code>auxiliary\_pad\_cell</code> attribute in the cell definitions of all the component pad cells.

### **Syntax**

```
auxiliary_pad_cell : true | false ;
```

### **Example**

```
auxiliary pad cell : true ;
```

If the pad\_cell or auxiliary\_pad\_cell attribute is omitted, the cell is treated as an internal core cell rather than as a pad cell.

#### Note:

A cell with an auxiliary\_pad\_cell attribute can also be used as a core cell; a pull-up or pull-down cell is an example of such a cell.

# pad\_type Simple Attribute

Use the pad\_type attribute to identify a type of pad\_cell or auxiliary\_pad\_cell that requires special treatment.

The only type Synopsys supports is clock, which identifies a pad cell as a clock driver.

### **Syntax**

```
pad_type : value ;

Example
pad type : clock;
```

# physical\_variant\_cells Simple Attribute

Use the physical\_variant\_cells attribute to specify a list of physical variant cells of a master cell.

Physical variant cells have different physical layouts but share the same logic Liberty models. For example, a design can have multiple cells that are variants of a master cell with only difference in the mask color of their pins. In low technology nodes, the characterization information of these cells does not vary and you can use the same Liberty model for the master cell and all its variants.

### **Syntax**

```
physical_variant_cells : "names-list";

Example
physical_variant_cells : "ABC_1 ABC_2";
```

# power\_cell\_type Simple Attribute

Use the power cell type attribute to specify the cell type.

### **Syntax**

```
power_cell_type : valueenum ;
value
```

Valid values are stdcell (standard cell) and macro (macro cell).

### **Example**

```
power cell type : stdcell ;
```

# power\_gating\_cell Simple Attribute

#### Note:

The power\_gating\_cell attribute has been replaced by the retention\_cell attribute. See retention\_cell Simple Attribute on page 118.

The cell-level <code>power\_gating\_cell</code> attribute specifies that a cell is a power-switch cell. A power-switch cell has two modes. When functioning in normal mode, the power-switch cell functions as a regular cell. When functioning in power-saving mode, the power-switch cell's power supply is shut off.

The pin-level map\_to\_logic attribute specifies which logic level the power\_gating\_cell is tied to when the cell is functioning in normal mode.

### **Syntax**

```
power_gating_cell : power_gating_cell_name
id ;
power_gating_cell_name
```

A string identifying the power-switch cell name.

### Example

```
power_gating_cell : "my_gating_cell" ;
```

# preferred Simple Attribute

The preferred attribute with a true value indicates that the cell is the preferred replacement during the gate-mapping phase of optimization.

### **Syntax**

```
preferred : true | false ;

Example
preferred : true ;
```

This attribute can be applied to a cell with preferred timing or area attributes. For example, in a set of 2-input NAND gates, you might want to use gates with higher drive strengths wherever possible. This practice is useful primarily in design translation.

# retention\_cell Simple Attribute

The retention\_cell attribute identifies a retention cell. The retention\_cell\_style value is a random string.

### **Syntax**

```
retention_cell : retention_cell_style ;
Example
retention_cell : my_retention_cell ;
```

# sensitization\_master Simple Attribute

The sensitization\_master attribute defines the sensitization group referenced by the cell to generate stimuli for characterization. The attribute is required if the cell contains sensitization information. Its string value should be any sensitization group name predefined in the current library.

### **Syntax**

```
sensitization_master : sensitization_group_name;
sensitization_group_name
```

A string identifying the sensitization group name predefined in the current library.

### **Example**

```
sensitization_master : sensi_2in_1out;
```

# single\_bit\_degenerate Simple Attribute

The single\_bit\_degenerate attribute names a single-bit library cell that can be used by an optimization tool to link a multibit black-box cell with the single-bit version of the cell.

The Design Compiler tool uses this link to group narrower black boxes into wider black boxes or to group wider black boxes into narrower ones.

### **Syntax**

```
single_bit_degenerate : "cell_name<sub>id</sub>";
cell name
```

A character string identifying a single-bit cell.

### **Example**

```
cell (FDX2) {
  area : 18 ;
  single bit degenerate : "FDB" ;
  /* FDB must be a single-bit cell in the library*/
 bundle (D) {
   members (D0, D1);
   direction : input ;
    timing ( ) {
      . . .
      . . .
    }
  }
}
cell (FDX4) {
 area : 32 ;
  single bit degenerate : "FDB" ;
  bus (D) {
   bus type : bus4 ;
    direction : input ;
    timing ( ) {
```

```
}
}
```

### slew\_type Simple Attribute

Use the  $slew_type$  attribute to specify the slew type for the output pins of the output or the I/O cell.

### **Syntax**

name

```
slew_type : "name<sub>id</sub> ";
```

An alphanumeric string identifier, enclosed in quotation marks, representing the slew type.

### Example

```
slew type : "slow" ;
```

### switch\_cell\_type Simple Attribute

The switch\_cell\_type cell-level attribute specifies the type of the switch cell for direct inference.

### **Syntax**

```
switch_cell_type : coarse_grain | fine_grain;

Example
switch cell type : coarse grain ;
```

# threshold\_voltage\_group Simple Attribute

The optional threshold\_voltage\_group attribute specifies a cell's category based on its threshold voltage characteristics.

### **Syntax**

```
threshold_voltage_group : "group_name_id" ;
group_name
```

A string value representing the name of the category.

### **Example**

```
cell () {
    ...
    threshold_voltage_group : "high_vt_cell" ;
    ...
    threshold_voltage_group : "low_vt_cell" ;
    ...
}
```

# timing\_model\_type Simple Attribute

When specified, indicates that static timing analysis tools must not automatically infer transparent level-sensitive latch devices from timing arcs defined in the cell. To indicate that transparent level-sensitive latches should be inferred for input pins, use the tlatch group.

### **Syntax**

```
timing_model_type : "name<sub>id</sub> ";
name
```

Valid values are "abstracted", "extracted", and "qtm".

### **Example**

```
timing model type : "abstracted" ;
```

# use\_for\_size\_only Simple Attribute

Set this attribute on a cell at the library level to specify the criteria for sizing optimization.

### **Syntax**

```
use_for_size_only : valueBoolean ;
value
```

Valid values are true and false.

#### **Example**

```
library(lib1) {
   cell(cell1) {
     area : 14 ;
     use_for_size_only : true ;
     pin(A) {
        ...
   }
   ...
}
```

```
}
```

# **Complex Attributes**

This section lists, alphabetically, the complex attributes for the cell and model groups.

# input\_voltage\_range Attribute

The <code>input\_voltage\_range</code> attribute specifies the allowed voltage range of the level-shifter input pin and the voltage range for all input pins of the cell under all possible operating conditions (defined across multiple libraries). The attribute defines two floating values: the first is the lower bound, and second is the upper bound.

The input\_voltage\_range syntax differs from the pin-level input\_signal\_level\_low and input signal level high syntax in the following ways:

- The input\_signal\_level\_low and input\_signal\_level\_high attributes are defined on the input pins under one operating condition.
- The input\_signal\_level\_low and input\_signal\_level\_high attributes are used to specify the partial voltage swing of an input pin (that is, to prevent from swinging from ground rail VSS to full power rail VDD). Note that input\_voltage\_range is not related to the voltage swing.

#### Note:

The input\_voltage\_range and output\_voltage\_range attributes should always be defined together.

#### **Syntax**

```
input_voltage_range (float, float) ;
```

### Example

```
input_voltage_range (1.0, 2.0) ;
```

# output\_voltage\_range Attribute

The <code>output\_voltage\_range</code> attribute is similar to the <code>input\_voltage\_range</code> attribute except that it specifies the allowed voltage range of the level shifter for the output pin instead of the input pin.

The output\_voltage\_range syntax differs from the pin-level output\_signal\_level\_low and output signal level high syntax in the following ways:

- The output\_signal\_level\_low and output\_signal\_level\_high attributes are defined on the output pins under one operating condition.
- The <code>output\_signal\_level\_low</code> and <code>output\_signal\_level\_high</code> attributes are used to specify the partial voltage swing of an output pin (that is, to prevent from swinging from ground rail VSS to full power rail VDD). Note that <code>output\_voltage\_range</code> is not related to the voltage swing.

#### Note:

The input\_voltage\_range and output\_voltage\_range attributes should always be defined together.

### **Syntax**

```
output_voltage_range (float, float) ;
Example
```

```
output voltage range (1.0, 2.5);
```

# pin\_equal Complex Attribute

Use the  $pin_{equal}$  attribute to describe functionally equal (logically equivalent) groups of input or output pins.

### **Syntax**

```
pin_equal ("name_list") ;
name list
```

A list of input or output pins whose values must be equal.

#### **Example**

In the following example, input pins IP1 and IP0 are logically equivalent.

```
pin equal ("IP1 IP0");
```

# pin\_name\_map Complex Attribute

The pin\_name\_map attribute defines the pin names that are used to generate stimuli from the sensitization group for all timing arcs in the cell. The pin\_name\_map attribute is optional when the pin names in the cell are the same as the pin names in the sensitization master, but it is required when they are different.

If the pin\_name\_map attribute is set, the number of pins must be the same as that in the sensitization master, and all pin names should be legal pin names for the cell.

### **Syntax**

```
pin_name_map (string..., string);

Example
pin name map (A, B, Z);
```

# pin\_opposite Complex Attribute

Use the pin\_opposite attribute to describe functionally opposite (logically inverse) groups of input or output pins.

### **Syntax**

```
pin_opposite ("name_list1", "name_list2") ;
name list1, name list2
```

A  ${\tt name\_list}$  of output pins requires the supplied output values to be opposite.

A name list of input pins requires the supplied input values to be opposite.

In the following example, pins IP and OP are logically inverse.

```
pin opposite ("IP", "OP") ;
```

The pin\_opposite attribute also incorporates the functionality of the pin\_equal complex attribute.

In the following example, Q1, Q2, and Q3 are equal; QB1 and QB2 are equal; and the pins in the first group are opposite of the pins in the second group.

```
pin opposite ("Q1 Q2 Q3", "QB1 QB2");
```

# resource\_usage Complex Attribute

Use the <code>resource\_usage</code> attribute to specify the name and the number of resources the cell uses.

### **Syntax**

```
resource usage ( resource\ name_{id}, number\ of\ resources_{int} ) ;
```

### resource name

An alphanumeric identifier that matches the first argument in a <code>max\_count</code> attribute in the library. You can specify multiple <code>resource\_usage</code> attributes with different resource names.

### number of resources

An integer representing the number of resources the cell uses.

### Example

```
resource usage (RES1, 1);
```

# **Group Statements**

This section lists, alphabetically, the group statements for the cell and model groups.

### cell Group Example

Example 14 shows cell definitions that include some of the CMOS cell attributes described so far.

### Example 14 cell Group Example

```
library (cell_example) {
  date: "December 12, 2014";
  revision: 2.3;
  cell (in) {
    area : 0; /* pads do not normally consume
           internal core area*/
    cell footprint : 5MIL ;
    pin (A) {
      direction : input;
      capacitance : 0;
    pin (Z) {
      direction : output;
      function : "A";
      timing () {...}
    }
  }
  cell(inverter_med) {
    area : 3;
    preferred : true;
/* Application tools use this inverter first during optimization */
    pin (A) {
      direction : input;
      capacitance : 1.0;
```

# Chapter 2: cell and model Group Description and Syntax Group Statements

```
pin (Z) {
      direction : output;
      function : "A'";
      timing () \{\ldots\}
   }
 }
 cell(and nand) {
   area : 4;
   pin opposite("Y", "Z");
   pin(A) {
      direction : input
      capacitance : 1
      fanout load : 1.0
   pinup) {
     direction : input
      capacitance : 1
     fanout load: 1.0
   pin (Y) {
     direction : output
     function : "(A * B)'"
      timing() {...}
   }
   pin (Z) {
      direction : output
      function : "(A * B)"
      timing() {...}
   }
 }
 cell(buff1) {
 area : 3;
 pin equal ("Y Z");
   pin (A) {
      direction : input;
      capacitance : 1.0;
   pin (Y) {
     direction : output;
      function : "A";
     timing () {...}
   pin (Z) {
     direction : output;
     function : "A";
      timing () \{\ldots\}
   }
} /* End of Library */
```

### critical\_area\_table Group

The <code>critical\_area\_table</code> group specifies a critical area table at the cell level that is used for critical area analysis modeling. The <code>critical\_area\_table</code> group uses <code>critical\_area\_lut\_template</code> as the template. The <code>critical\_area\_table</code> group contains the <code>defect\_type</code>, <code>related\_layer</code>, <code>index\_1</code>, and <code>values</code> attributes.

### **Syntax**

```
library(my_library) {
    ...
    critical_area_table (template_name) {
        defect_type : enum (open, short, open_and_short);
        related_layer : string;
        index_1 ("float...float");
        values ("float...float");
    }
    }
}
```

### **Example**

### defect type Attribute

The <code>defect\_type</code> attribute value indicates whether the critical area analysis table values are measured against a short or open electrical failure when particles fall on the wafer. The following enumerated values are accepted: <code>short</code>, <code>open</code> and <code>open\_and\_short</code>. The <code>open\_and\_short</code> attribute value specifies that the critical area analysis table is modeled for both short and <code>open\_failure</code> types. If the <code>defect\_type</code> attribute is not specified, the <code>default</code> is <code>open\_and\_short</code>.

### **Syntax**

```
defect_type : enum (open, short, open_and_short);
Example
library(my_library) {
```

### related\_layer Attribute

The related\_layer attribute defines the names of the layers to which the critical area analysis table values apply. All layer names must be predefined in the library's layer definitions.

### **Syntax**

```
related layer : string;
```

### **Example**

### index\_1 Attribute

The <code>index\_1</code> attribute defines the defect size diameter array in the unit of <code>distance\_unit</code>. The attribute is optional if the values for this array are the same as that in the <code>critical</code> area <code>lut</code> template.

### **Syntax**

```
index_1 ("float...float");

Example

library(my_library) {
    ...
    critical_area_table (caa_template) {
        defect type : short;
    }
}
```

#### values Attribute

The values attribute defines critical area values for nonvia layers in the unit of distance\_unit squared. For via layers, the values attribute specifies the number of single cuts on the layer.

### **Syntax**

```
values ("float...float");
```

### **Example**

# **bundle Group**

A bundle group uses the members complex attribute (unique to bundles) to group together in multibit cells—such as quad latches and 4-bit registers—several pins that have similar timing or functionality.

The bundle group contains the following elements:

- The members complex attribute. It must be declared first in a bundle group.
- All simple attributes that also appear in a pin group.
- The pin group statement (including all the pin group simple and complex attributes, and group statements).

### **Syntax**

```
library (name<sub>id</sub>) {
  cell (name<sub>id</sub>) {
    single_bit_degenerate : string ;
    bundle (string) {
       members (string) ; /*Must be declared first*/
       capacitance : float ;
       ...
       pin (Z0) {
          capacitance : float ;
          ...
          timing () {
          ...
       }
     }
    }
}
```

### Note:

Bundle names, bundle elements, bundle members, members, and member pins are all valid terms for pin names in a bundle group.

### Simple Attributes

All pin group simple attributes are valid in a bundle group. Following are examples of three simple attributes.

```
capacitance : float ;
direction : input | output | inout |internal ;
function : "Boolean" ;
```

### **Complex Attribute**

```
members (name<sub>id</sub>) ;
```

### **Group Statement**

All pin group statements are valid in a bundle group.

```
pin (name<sub>id</sub> | name list<sub>id</sub>) { }
```

### pin Attributes in a bundle Group

The pin group simple attributes in a bundle group define default attribute values for all pins in that bundle group. The pin attributes can also appear in a pin group within the bundle group.

To review all the pin group attributes, see Chapter 3, pin Group Description and Syntax." The capacitance, direction, and function attributes are frequently used in bundle groups.

### capacitance Simple Attribute

Use the capacitance attribute to define the load of an input, output, inout, or internal pin.

For a description of the fall\_capacitance attribute, see fall\_capacitance Simple Attribute. For a description of the rise\_capacitance attribute, see rise\_capacitance Simple Attribute.

### **Syntax**

```
capacitance : value<sub>float</sub> ;
value
```

A floating-point number in units consistent with other capacitance specifications throughout the library. Typical units of measure for capacitance include picofarads and standardized loads.

### **Example**

The following example shows a bundle group that defines a capacitance attribute value of 1 for input pins D0, D1, D2, and D3 in bundle D:

```
bundle (D) {
  members(D0, D1, D2, D3);
  direction : input;
  capacitance : 1;
}
```

### direction Simple Attribute

The direction attribute states the direction of member pins in a bundle group.

The direction listed for this attribute should be the same as that given for the pin in the same bundle group (see the bundle Z pin in Example 15).

### **Syntax**

```
direction : input | output | inout | internal ;
```

### **Example**

In a bundle group, the direction of all pins must be the same. Example 15 shows two bundle groups. The first group shows two pins (Z0 and Z1) whose direction is output. The second group shows one pin (D0) whose direction is input.

### Example 15 Direction of Pins in bundle Groups

```
cell(inv) {
 area : 16 ;
 cell_leakage_power : 8 ;
 bundle(Z) {
   members (Z0, Z1, Z2. Z3);
    direction : output ;
    function : "D" ;
    pin(Z0) {
     direction : output ;
      timing() {
       related pin : "DO" ;
     }
    }
    pin(Z1) {
     direction : output ;
      timing() {
       related pin : "D1" ;
    }
 bundle(D) {
   members (D0, D1, D2, D3) ;
   direction : input ;
   capacitance : 1 ;
   pin (D0 {
     direction : input ;
   }
  }
}
```

### function Simple Attribute

The function attribute in a bundle group defines the value of an output pin or inout pin in terms of the input pins or inout pins in the cell group or model group.

### **Syntax**

```
function : "Boolean expression" ;
```

Table 9 lists the Boolean operators valid in a function statement.

Table 9 Valid Boolean Operators

| Operator | Description                |
|----------|----------------------------|
| •        | invert previous expression |

| Operator | Description                 |
|----------|-----------------------------|
| !        | invert following expression |
| ۸        | logical XOR                 |
| *        | logical AND                 |
| &        | logical AND                 |
| space    | logical AND                 |
| +        | logical OR                  |
| 1        | logical OR                  |
| 1        | signal tied to logic 1      |
| 0        | signal tied to logic 0      |

The order of precedence of the operators is left to right, with inversion performed first, then XOR, then AND, then OR.

### **Pin Names as Function Arguments**

The following example describes bundle Q with the function A OR B:

```
bundle (Q) {
  direction : output ;
  function : "A + B" ;
}
```

A pin name beginning with a number must be enclosed in double quotation marks preceded by a backslash (\), as in the following example.

```
function : " \"1A\" + \"1B\" ";
```

The absence of a backslash causes the quotation marks to terminate the function string.

The following function statements all describe 2-input multiplexers. The parentheses are optional. The operators and operands are separated by spaces.

```
function : "A S + B S'"; function : "A & S | B & !S"; function : "(A * S) + (B * S')";
```

#### members Complex Attribute

The members attribute lists the pin names of signals in a bundle. It provides the bundle element names, and it groups a set of pins that have similar properties. It must be the first attribute you declare in a bundle group.

### **Syntax**

```
bundle (name<sub>string</sub>) {
   members (member1, member2 ...);
   ...
}
```

member1, member2 ...

The number of bundle members defines the width of the bundle.

### Example

```
members (D1, D2, D3, D4);
```

If the function attribute has been defined for the bundle, the function value is copied to all bundle members.

### **Example**

```
bundle(A) {
  members(A0, A1, A2, A3);
  direction : output;
  function : "B' + C";
    ...
}
bundle(B) {
  members(B0, B1, B2, B3);
  direction : input;
    ...
}
```

The previous example shows that the members of the A bundle have these values:

```
A0 = B0' + C;
A1 = B1' + C;
A2 = B2' + C;
A3 = B3' + C;
```

Each bundle operand ( $\mathbb{B}$ ) must have the same width as the function parent bundle ( $\mathbb{A}$ ).

Example 16 shows how to define a bundle group in a cell with a multibit latch.

### Example 16 Multibit Latch With Signal Bundles

```
cell (latch4) {
   area: 16 ;
   single_bit_degenerate : FDB ;
   pin (G) { /* active-high gate enable signal */
        direction : input ;
        ...
   }
   bundle (D) { /* data input with four member
```

# Chapter 2: cell and model Group Description and Syntax Group Statements

```
pins */
   members (D1, D2, D3, D4); /*must be first
          attribute */
   direction : input ;
 bundle (Q) {
   members (Q1, Q2, Q3, Q4);
   direction : output ;
   function : "IQ" ;
 bundle (QN) {
   members (Q1N, Q2N, Q3N, Q4N);
   direction : output ;
   function : "IQN" ;
 latch bank(IQ, IQN, 4) {
   enable : "G" ;
   data in : "D" ;
}
```

### pin Group Statement in a bundle Group

You can define attribute values for specific pins or groups of pins in a pin group within a bundle group. Values in a pin group override the default attribute values defined for the bundle (described previously).

### **Syntax**

```
bundle(name<sub>string</sub>) {
  pin (name<sub>string</sub>) {
    ... pin description ...
  }
}
```

The following example shows a pin group in a bundle group that defines a new capacitance attribute value for member A0 in bundle A.

### **Example**

```
bundle (A) {
  pin (A0) {
    capacitance : 4 ;
  }
}
```

To identify the name of a pin in a pin group within a bundle group, use the full name of a pin, such as pin (A0) in the previous example.

All pin names within a single bundle group must be unique. Pin names are case-sensitive; for example, pins named A and a are different pins.

Example 15 on page 132 shows a pin group within a bundle group.

### bus Group

A bus group, defined in a cell group or a model group, defines the bused pins in the library. Before you can define a bus group you must first define a type group at the library level.

From the type group you define at the library level, use the type name (bus4 in Example 17) as the value for the bus type attribute in the bus group in the same library.

Example 17 shows a bus group in a cell group.

### Example 17 Bused Pins

```
library (ExamBus) {
  type (bus4) {    /* bus name */
    bit_width : 4 ;    /* number of bused pins */
    ...
}
cell (bused cell) {
    ...
  bus (A) {
     bus_type : bus4 ;    /* bus name */
    ...
  }
}
```

### **Simple Attributes**

You can use all the pin simple attributes in a bus group and the following attributes.

```
bus_type : name ;
scan_start_pin : pin_name ;
scan_pin_inverted : true | false ;
```

#### **Group Statement**

```
pin (name<sub>string</sub> | name list<sub>string</sub>) { }
```

All group statements that appear in a pin group are valid in a bus group.

# bus\_type Simple Attribute

The <code>bus\_type</code> attribute is a required element of all <code>bus</code> groups. The attribute defines the type of bus. It must be the first attribute declared in a <code>bus</code> group.

### **Syntax**

name

```
bus_type : name ;
```

Define this name in the applicable type group in the library, as shown in the example in bus Group.

# scan\_start\_pin Simple Attribute

The optional <code>scan\_start\_pin</code> attribute specifies the scan output pin of a sequential element of a multibit scan cell, where the internal scan chain begins. This attribute applies only to output buses and bundles of multibit scan cells.

Only the following scan chains are supported:

- From the least significant bit (LSB) to the most significant bit (MSB) of the output bus group; and
- From the MSB to the LSB of the output bus group.

Therefore, for a multibit scan cell with internal scan chain, the value of the scan start pin attribute can either be the LSB, or the MSB output pin.

Specifying the LSB scan output pin as the value of the <code>scan\_start\_pin</code> attribute indicates that the scan signal shifts from the LSB sequential element to the MSB sequential element of the multibit scan cell.

Specifying the MSB scan output pin as the value of the <code>scan\_start\_pin</code> attribute indicates that the scan signal shifts from the MSB sequential element to the LSB sequential element of the multibit scan cell.

#### **Syntax**

```
scan start pin : pin name ;
```

# scan\_pin\_inverted Attribute

The optional scan\_pin\_inverted attribute specifies that the scan signal is inverted (after the first sequential element of the multibit scan cell). This attribute applies only to output buses and bundles of multibit scan cells. The default is false.

If you specify the scan\_pin\_inverted attribute value as true, you must specify the value of the signal type attribute as test scan out inverted.

If you specify the scan\_pin\_inverted attribute, you must specify the scan\_start\_pin attribute in the same bus group.

### **Syntax**

```
scan pin inverted : true | false ;
```

# pin Simple Attributes in a bus Group

The pin simple attributes in a bus group define default attribute values for all pins in the bus group.

#### Note:

Bus names, bus members, bus pins, bused pins, pins, members, member numbers, and range of bus members are valid terms for pin names in a bus group.

All pin group simple attributes are valid within a bus group and within a pin group in a bus group.

The capacitance and direction attributes are frequently used in bus groups.

### capacitance Simple Attribute

Use the capacitance attribute to define the load of an input, output, inout, or internal pin.

For a description of the fall\_capacitance attribute, see fall\_capacitance Simple Attribute. For a description of the rise\_capacitance attribute, see rise\_capacitance Simple Attribute.

### **Syntax**

```
capacitance : valuefloat ;
value
```

A floating-point number in units consistent with other capacitance specifications throughout the library. Typical units of measure for capacitance include picofarads and standardized loads.

The following example shows a bus group that defines bus A with default values assigned for direction and capacitance.

### **Example**

```
bus (A) {
  bus_type : bus1 ;
  direction : input ;
```

```
capacitance : 3 ;
}
```

### direction Simple Attribute

The direction attribute states the direction of bus members (pins) in a bus group.

The value of the direction attribute of all bus members (pins) in a bus group must be the same. (See the example in Example Bus Description—Logic Library for a bus group with more than one pin.)

### **Syntax**

```
direction : input | output | inout | internal ;
Example
direction : inout ;
```

# pin Group Statement in a bus Group

This group defines attribute values for specific bused pins or groups of bused pins in a pin group within a bus group. Values used in a pin group within a bus group override the defined default bus pin attribute values described previously.

### Note:

You can use a defined bus or buses in Boolean expressions in the function attribute of a pin in a bus group, as shown in the example in Example Bus Description—Logic Library.

The following example shows a bus pin group that defines a new capacitance attribute value for member AO in bus A.

```
bus(A) {
   pin (AO) {
      capacitance : 4 ;
   }
}
```

To identify the name of a bused pin in a pin group within a bus group, use the full name of the pin. You can identify bus member numbers as single numbers or as a range of numbers separated by a colon. No spaces can appear between the colon and the member numbers.

# **Example**

```
pin (A[O:2]) {}
```

The next example shows a pin group within a bus group that defines a new capacitance attribute value for a single pin number.

# Chapter 2: cell and model Group Description and Syntax Group Statements

```
bus(A) {
   pin (A) {
      capacitance : 4 ;
   }
}
```

The next example shows a pin group within a bus group that defines a new capacitance attribute value for bus members 0, 1, 2, and 3 in bus A.

```
bus(A) {
   pin (A[0:3]) {
      capacitance : 4 ;
   }
}
```

# **Example Bus Description-Logic Library**

Example 18 illustrates a complete bus description that includes a library-defined type group and cell-defined bus groups. The example also illustrates the use of bus variables in a function attribute in a pin group and in a related pin attribute in a timing group.

### Example 18 Bus Description

```
library (ExamBus) {
  date: "November 12, 2000";
  revision: 2.3;
 bus naming style :"%s[%d]" ;
  /* Optional; this is the default */
  type (bus4) {
   base type : array ;/* Required */
   data type : bit ;/* Required if base type is array */
   bit width : 4 ;/* Optional; default is 1 */
   bit from : 0 ;/* Optional MSB; defaults to 0 */
   bit to : 3 ;/* Optional LSB; defaults to 0 */
   downto : false ;/* Optional; defaults to false */
  cell (bused cell) {
   area : 10 ;
    single bit degenerate : FDB ;
   bus (A) {
     bus type : bus4 ;
     direction : input ;
     capacitance : 3 ;
     pin (A[0:2]) {
       capacitance : 2 ;
     pin (A[3]) {
       capacitance : 2.5 ;
   bus (B) {
     bus type : bus4 ;
```

# Chapter 2: cell and model Group Description and Syntax Group Statements

```
direction : input ;
  capacitance : 2 ;
bus (E) {
 direction : input ;
 capacitance 2 ;
bus(X) {
 bus type : bus4 ;
 direction : output ;
  capacitance : 1 ;
 pin (X[0:3]) {
   function : "A & B'" ;
    timing() {
      related pin : "A B" ;
        /* A[0] and B[0] are related to X[0],
        A[1] and B[1] are related to X[1], etc. */
  }
}
bus (Y) {
 bus type : bus4 ;
 direction : output ;
  capacitance : 1 ;
 pin (Y[0:3]) {
   function : "B" ;
    three_state : "!E" ;
   timing () {
      related pin : "A[0:3] B E" ;
  }
}
bus (Z) {
 bus type : bus4 ;
 direction : output ;
 pin (Z[0:1]) {
   function : "!A[0:1]";
    timing () {
      related pin : "A[0:1]" ;
  pin (Z[2]) {
   function "A[2]";
    timing () {
      related pin : "A[2]" ;
 pin (Z[3]) {
   function : "!A[3]" ;
    timing () {
      related pin : "A[3]" ;
  }
```

```
}
}
}
```

### char\_config Group

Use the char config group to specify the characterization settings for the library cells.

### **Syntax**

```
cell (cell_name) {
  char_config() {
    /* characterization configuration attributes */
    ...
  }
```

### Simple Attributes

```
internal power calculation
three state disable measurement method
three state disable current threshold abs
three state disable current threshold rel
three_state_disable_monitor_node
three state cap add to load index
ccs_timing_segment_voltage_tolerance_rel
ccs timing delay tolerance rel
ccs timing voltage margin tolerance rel
receiver capacitance1 voltage lower threshold pct rise
receiver capacitance1 voltage upper threshold pct rise
receiver capacitancel voltage lower threshold pct fall
receiver capacitancel voltage upper threshold pct fall
receiver capacitance2 voltage lower threshold pct rise
receiver_capacitance2_voltage_upper_threshold_pct_rise
receiver capacitance2 voltage lower threshold pct fall
receiver capacitance2 voltage upper threshold pct fall
capacitance voltage lower threshold pct rise
capacitance_voltage_lower_threshold_pct_fall
capacitance_voltage_upper_threshold_pct_rise
capacitance voltage upper threshold pct fall
```

### **Complex Attributes**

```
driver_waveform
driver_waveform_rise
driver_waveform_fall
input_stimulus_transition
input_stimulus_interval
unrelated_output_net_capacitance
default_value_selection_method
default_value_selection_method_rise
default_value_selection_method_fall
merge_tolerance_abs
```

# Chapter 2: cell and model Group Description and Syntax Group Statements

```
merge_tolerance_rel
merge_selection

Example

cell (cell_test) {
   char_config() {
      /* input driver for cell_test specifically */
      driver_waveform (all, input_driver_cell_test) ;
      default_value_selection_method (constraint, max) ;
      default_value_selection_method_rise(nldm_transition, min) ;
      default_value_selection_method_fall(nldm_transition, max) ;
      ...
   }
}
```

For more information about the char\_config group and the group attributes, see char\_config Group on page 43.

# clear condition Group

The clear\_condition group is a group of attributes that specify the condition for the clear signal when a retention cell operates in the normal mode.

If the clear signal is asserted during the restore event, it needs to be active for a time longer than the restore event so that the flip-flop content is successfully overwritten. Therefore, the clear pin must be checked at the trailing edge.

### **Syntax**

```
clear_condition() {
  input : "Boolean_expression" ;
  required_condition : "Boolean_expression" ;
}
```

### Example

### **Simple Attributes**

```
input
required condition
```

### input Attribute

The input attribute must be identical to the clear attribute in the ff group and defines how the asynchronous clear control is asserted.

### **Syntax**

```
input : "Boolean_expression" ;
Example
input : "!RN" ;
```

### required\_condition Attribute

The required\_condition attribute specifies the input condition during the active edge of the clear signal. The required\_condition attribute is checked at the trailing edge of the clear signal. When the input condition is not met, the cell is in an illegal state.

### **Syntax**

```
required_condition : "Boolean_expression" ;
Example
required condition : "RET" ;
```

# clock\_condition Group

The <code>clock\_condition</code> group is a group of attributes that specify the input conditions for correct clock signal during clock-based events.

The <code>clock\_condition</code> group includes two classes of attributes: attributes without the <code>\_also</code> suffix and attributes with the <code>\_also</code> suffix. They are similar to the <code>clocked\_on</code> and <code>clocked\_on</code> also attributes of the ff group.

### **Syntax**

```
clock_condition() {
  clocked_on : "Boolean_expression";
  required_condition : "Boolean_expression";
  hold_state : L|H|N;
  clocked_on_also : "Boolean_expression";
  required_condition_also : "Boolean_expression";
  hold_state_also : L|H|N;
}
```

### **Example**

```
clock_condition() {
    clocked on : "CK"; /* clock must be Low to go into retention mode */
```

#### **Simple Attributes**

```
clocked_on
clocked_on_also
required_condition
required_condition_also
hold_state
hold_state_also
```

#### clocked\_on Attribute

The clocked\_on attribute must be identical to the clocked\_on attribute of the ff or ff\_bank group.

#### **Syntax**

```
clocked_on : "Boolean_expression" ;
```

#### **Example**

```
clocked on : "CK" ;
```

#### clocked\_on\_also Attribute

The clocked\_on\_also attribute must be identical to the clocked\_on\_also attribute of the ff or ff bank group.

#### **Syntax**

```
clocked_on_also : "Boolean_expression" ;
Example
```

```
clocked on also : "CK" ;
```

#### required\_condition Attribute

The required\_condition attribute specifies the input conditions during the active edge of the clock signal. If the conditions are not met, the cell is in an illegal state.

```
required_condition : "Boolean_expression" ;
Example
required condition : "RET" ;
```

#### required\_condition\_also Attribute

The required\_condition\_also attribute specifies the input conditions during the active edge of the clock signal. If the conditions are not met, the cell is in an illegal state. It is evaluated at the rising edge of the clock signal specified by the clocked\_on\_also attribute. If the clocked\_on\_also attribute is not specified, it is evaluated at the negative edge of the clock signal specified by the clocked\_on attribute.

#### **Syntax**

```
required_condition_also : "Boolean_expression" ;
Example
required condition also : "RET" ;
```

#### hold\_state Attribute

The <code>hold\_state</code> attribute specifies the values for the Boolean expression of the <code>clocked\_on</code> attribute during the retention mode. Valid values are <code>L</code>, <code>H</code>, or <code>N</code> that represent low, high, or no-change respectively.

If retention data is restored to both master and slave latches, the  $hold_state$  is N. If retention data is restored only to the slave latch, the  $hold_state$  attribute is L for the slave latch to keep the data.

#### **Syntax**

```
hold_state : "L | H | N" ;

Example
hold_state : "L" ;
```

#### hold state also Attribute

The hold\_state\_also attribute specifies the values for the Boolean expression of the clocked\_on\_also attribute during the retention mode. Valid values are  $\tt L$ ,  $\tt H$ , or  $\tt N$  that represent low, high, or no-change respectively.

```
hold_state_also : "L | H | N" ;
Example
hold state also : "L" ;
```

## dynamic\_current Group

Use the <code>dynamic\_current</code> group to specify a current waveform vector when the power and ground current is dependent on the logical condition of a cell. A <code>dynamic\_current</code> group is defined in a <code>cell</code> group, as shown here:

```
library (name) {
  cell (name) {
    dynamic current () {
      when : boolean expression;
      related inputs : input pin name;
      related outputs : output pin name;
      typical capacitances ("float, ...");
         event (mode definition name, event name);
      switching group() {
           input switching condition(enum(rise, fall));
           output_switching_condition(enum(rise, fall));
           pg current(pg pin name) {
          vector(template name) {
            reference time : float;
            index output : output pin name;
            index 1(float);
            index n(float);
            index n+1("float, ...");
            values("float, ...");
               /* vector */
             /* pg current */
      /* switching group */
  } /* dynamic current */
} /* cell */
```

#### Simple Attributes

```
related_inputs
related_outputs
typical_capacitances
when
```

#### **Group Statement**

switching group

# ff, latch, ff\_bank, and latch\_bank Groups

The ff, latch, ff\_bank, and latch\_bank groups define sequential blocks. These groups are defined at the cell level. One or more groups can be specified within a cell group.

## reference\_pin\_names Variable

The optional, user-defined <code>reference\_pin\_names</code> variable specifies internal reference input nodes used within the <code>ff</code>, <code>latch</code>, <code>ff\_bank</code>, or <code>latch\_bank</code> groups. If the <code>reference\_pin\_names</code> variable is not specified, the node names used within the <code>ff</code>, <code>latch</code>, <code>ff\_bank</code>, or <code>latch\_bank</code> group are assumed to be actual pin or bus names within the cell.

### variable1 and variable2 Variables

The variable1 and variable2 variables define internal reference output nodes. The variable1 and variable2 values in those groups must be unique within a cell.

#### bits Variable

The bits variable defines the width of the ff bank and latch bank component.

## related\_inputs Simple Attribute

This attribute defines the input condition of input pins. If only one input is switching during the time period, the input condition is defined as "single input event." If more than one input pin is switching, the input condition is defined as "multiple input events."

- · This attribute is required.
- A list of input pins can be specified in the attribute.
- Because "single input event" is supported, exactly one of the input pins in the list must be toggling to match the input condition.
- "Multiple input events" are not supported.
- The pins in the list can be in any order.
- Bus and bundle are supported.

#### Syntax

```
related_inputs : input_pin_name;
input_pin_name
Name of input pin.
```

#### Example

```
related_inputs : A ;
```

## related\_outputs Simple Attribute

The related\_outputs attribute defines the output condition of specified output pins. If no toggling output occurs as a trigger event is given, the condition is called a "nonpropagating event." If an event propagates through the cell and causes at least one output toggling, then it is called a "propagating event."

- · This attribute is optional.
- A list of output pins can be specified in the attribute.
- A "single input event" matches the output condition for all toggling output pins in the list.
- The pins in the list can be in any order.
- Bus and bundle are supported only in bit level.
- For a standard cell, if the attribute is specified, it represents a "propagating event."

  Otherwise, if it is missing, it represents a "nonpropagating event."
- There is no related\_outputs attribute for macro cells. Therefore, you do not need to distinguish between nonpropagating and propagating event tables.

#### **Syntax**

```
related_outputs : output_pin_name ;
output_pin_name
Name of output pin.
```

#### **Example**

```
related outputs : D ;
```

# typical\_capacitances Simple Attribute

The typical\_capacitances attribute specifies the values of the capacitance for all the output pins specified in the related\_outputs attribute. The values are specified in the order of the corresponding output pins specified by the related\_outputs attribute. For example:

```
...
/* the fixed capacitance of Q1 is 10.0, Q2 is 20.0, and Q3
is 30.0. */
related_outputs : "Q1 Q2 Q3";
typical_capacitances(10.0 20.0 30.0);
...
```

The attribute is required for cross type. If data in the vector group is not defined as a sparse cross table, the specified values in the attribute are ignored.

#### **Syntax**

```
typical_capacitances ("float, ...");
float
```

Value of capacitance on pin.

#### **Example**

```
typical capacitances (10.0 20.0);
```

## when Simple Attribute

Use the when attribute to specify a state-dependent condition that determines whether the instantaneous power data can be accessed.

#### **Syntax**

```
when : boolean expression
```

#### boolean expression

Expression determines whether the instantaneous power data is accessed.

## switching\_group Group

Use the switching\_group group to specify a current waveform vector when the power and ground current is dependent on pin switching conditions.

#### **Simple Attributes**

```
input_switching_condition
output_switching_condition
min_input_switching_count
max_input_switching_count
```

#### Group

pg current

## input\_switching\_condition Simple Attribute

The <code>input\_switching\_condition</code> attribute specifies the sense of the toggling input. If more than one <code>switching\_group</code> group is specified within the <code>dynamic\_current</code> group, you can place the attribute in any order.

The valid values are rise and fall rise represents a rising pin and fall represents a falling pin.

#### **Syntax**

```
input_switching_condition (enum(rise, fall));
enum(rise, fall)
```

Enumerated type specifying the rise or fall condition.

#### **Example**

input switching condition (rise);

# output\_switching\_condition Simple Attribute

Use the <code>output\_switching\_condition</code> attribute to specify the sense of the toggling output. If there is more than one <code>switching\_group</code> group specified within the <code>dynamic\_current</code> group, you can place the attribute in any order. The order in the list of the <code>output\_switching\_condition</code> attribute is mapped to the same order of output pins in the <code>related outputs</code> attribute.

The valid values are rise and fall rise represents a rising pin and fall represents a falling pin.

#### **Syntax**

```
output_switching_condition (enum(rise, fall));
enum(rise, fall)
```

Enumerated type specifying the rise or fall condition.

#### Example

```
output switching condition (rise, fall);
```

## min\_input\_switching\_count Simple Attribute

The min\_input\_switching\_count attribute specifies the minimum number of bits in the input bus that are switching simultaneously. The following applies to the min input switching count attribute:

- The count must be an integer.
- The count must be greater than 0 and less than the max\_input\_switching\_count value.

#### **Syntax**

```
switching_group() {
    min_input_switching_count : integer ;
    max_input_switching_count : integer ;
    ...
}

Example

switching_group() {
    min_input_switching_count : 1 ;
    max_input_switching_count : 3 ;
    ...
}
```

## max\_input\_switching\_count Attribute

The max\_input\_switching\_count attribute specifies the maximum number of bits in the input bus that are switching simultaneously. The following applies to the max input switching count attribute:

- The count must be an integer.
- The count must be greater than the min input switching count value.
- The count within a dynamic\_current should cover the total number of input bits specified in related inputs.

```
switching_group() {
    min_input_switching_count : integer ;
    max_input_switching_count : integer ;
    ...
}
```

#### **Example**

```
switching_group() {
    min_input_switching_count : 1 ;
    max_input_switching_count : 3 ;
    ...
}
```

## pg\_current Group

Use the pg\_current group to specify current waveform data in a vector group. If all vectors under the group are dense, data in this group is represented as a dense table. If all vectors under the group are sparse in cross type, data in this group is represented as a sparse cross table. If all vectors under the group are sparse in diagonal type, data in this group is represented as a sparse diagonal table.

#### Group

vector

# compact\_ccs\_power Group

The <code>compact\_ccs\_power</code> group contains a detailed description for compact CCS power data. The <code>compact\_ccs\_power</code> group includes the following optional attributes: <code>base\_curves\_group</code>, <code>index\_1</code>, <code>index\_2</code>, <code>index\_3</code> and <code>index\_4</code>. The description for these attributes in the <code>compact\_ccs\_power</code> group is the same as in the <code>compact\_lut\_template</code> group. However, the attributes have a higher priority in the <code>compact\_ccs\_power</code> group. For more information, see <code>compact\_lut\_template</code> Group on page 41.

The index\_output attribute is also optional. It is used only on cross type tables. For more information about the index\_output attribute, see index\_output Simple Attribute on page 156.

```
library (name) {
  cell(cell name) {
```

#### **Complex Attributes**

```
base_curves_group : bc_name;
index_output : pin_name;
index_1 ("float, ..., float");
index_2 ("float, ..., float");
index_3 ("float, ..., float");
index_4 ("string, ..., string");
values ("float | integer, ..., float | integer");
```

### values Attribute

The values attribute is required in the compact\_ccs\_power group. The data within the quotation marks (" "), or *line*, represent the current waveform for one index combination. Each value is determined by the corresponding curve parameter. In the following line.

```
"t0, c0, 1, t1, c1, 2, t2, c2, 3, t3, c3, 4, t4, c4"
```

the size is 14 = 8+3\*2. Therefore, the curve parameters are as follows:

```
"init_time, init_current, bc_id1, point_time1, point_current1, bc_id2, \
point_time2, point_current2, bc_id3, point_time3, point_current3, bc_id4, \
end_time, end_current"
```

The elements in the values attribute are floating-point numbers for time and current and integers for the base curve ID. The number of current waveform segments can be different for each slew and load combination, which means that each line size can be different.

Liberty syntax supports tables with varying sizes, as shown:

```
compact_ccs_power (template_name) {
    ...
  index_1("0.1, 0.2"); /* input_net_transition */
  index_2("1.0, 2.0"); /* total_output_net_capacitance */
```

## vector Group

Use the vector group to specify the current waveform for a power and ground pin. This group represents a single current waveform based on specified input slew and output load.

- Data in this group is represented as a dense table, if a template with two total\_output\_net\_capacitance variables is applied to the group. If a dense table is applied, the order of total\_output\_net\_capacitance variables must map to the order of values in the related outputs attribute.
- Data in this group is represented as a sparse cross table, if the index\_output attribute is defined in the group.
- Data in this group is represented as a sparse diagonal table, if no index\_output attribute is defined in the group and a template with exact one total output net capacitance variable is applied to the group.

```
library (name) {
  cell (name) {
    dynamic_current () {
      switching_group() {
      pg_current () {}
      vector () {
      ...
      }
      }
    }
}
```

#### **Simple Attributes**

```
index_1 (float);
index_2 (float);
index_3 (float);
index_4 (float);
index_output : output_pin_name>;
reference time: float;
```

```
values ("float, ...");
```

# index\_1, index\_, index\_3, and index\_4 Simple Attributes

The index attributes specify values for variables specified in the pg\_current\_template. The index value for input\_net\_transition or total\_output\_net\_capacitance is a single floating-point number. You create a list of floating-point numbers for the index values for time. Note the following:

- Different numbers of points are allowed for each waveform.
- If no output or only one output is specified in related\_outputs, the table must be
  dense.
- If two outputs are specified in related\_outputs, the table can be either dense or sparse.
- If more than two outputs are specified, the table must be sparse.
- For a cross-type sparse table, a fixed capacitance of all outputs must be specified in typical\_capacitances. The sweeping output must be specified in index\_output, and the varied capacitance of that output must be specified in one of the index attributes. The specified index attribute must map to the total output net capacitance variable in the template.
- For a diagonal-type sparse table, capacitances of all outputs are identical and they can be specified in one of the index attributes. The specified index must map to the total output net capacitance variable in the template.

# index\_output Simple Attribute

This attribute specifies which output capacitance is sweeping while the others are held as fixed values. This attribute is required for cross type. The attribute cannot be defined if the vector table is not defined as a sparse cross table.

#### **Syntax**

```
index_output : output_pin_name;
output pin name
```

Name of the pin that the output capacitance is sweeping.

#### **Example**

```
index output : "QN";
```

# reference\_time Simple Attribute

This attribute represents the time at which the input waveform crosses the reference voltage.

#### **Syntax**

```
reference_time : float;
```

#### float

Specifies the time at which the input waveform crosses the reference voltage.

#### Example

```
reference time : 0.01;
```

## values Simple Attribute

The values attribute defines a list of floating-point numbers that represent the dynamic current waveform of a specified power and ground pin.

### **Syntax**

```
values:("float, ...");
```

#### float

Defines a list of floating-point numbers that represent the dynamic current waveform of a specified power and ground pin.

#### **Example**

```
values: ("0.002, 0.009, 0.134, 0.546");
```

## ff Group

The ff group describes either a single-stage or a master-slave flip-flop in a cell or test cell. The syntax for a cell is shown here. For information about the  $test_cell$  group, see test\_cell Group on page 218.

```
library (name<sub>string</sub>) {
   cell (name<sub>string</sub>) {
     ff (variable1<sub>string</sub>, variable2<sub>string</sub>) {
        ... flip-flop description ...
   }
  }
}
```

The <code>variable1</code> value is the state of the noninverting output of the flip-flop; the <code>variable2</code> value is the state of the inverting output. The <code>variable1</code> value can be considered the 1-bit storage of the flip-flop. Valid values for <code>variable1</code> and <code>variable2</code> are anything except a pin name used in the cell being described. Both of these variables must be assigned, even if one of them is not connected to a primary output pin.

#### **Simple Attributes**

```
clear : "Boolean expression" ;
clear_preset_var1 : L | H | N | T | X ;
clear_preset_var2 : L | H | N | T | X ;
clocked_on : "Boolean expression" ;
clocked_on_also : "Boolean expression" ;
next_state : "Boolean expression" ;
preset : "Boolean expression" ;
```

## clear Simple Attribute

The clear attribute gives the active value for the clear input.

#### **Syntax**

```
clear : "Boolean expression" ;
Example
clear : "CD'" ;
```

Single-Stage Flip-Flop on page 161 contains more information about the clear attribute.

## clear\_preset\_var1 Simple Attribute

The <code>clear\_preset\_var1</code> attribute gives the value that <code>variable1</code> has when clear and preset are both active at the same time.

### **Syntax**

```
clear_preset_var1 : L | H | N | T | X ;

Example
clear preset var1 : H ;
```

Table 10 shows the valid variable values for the clear preset var1 simple attribute.

Table 10 Valid Values for the clear\_preset\_var1 and clear\_preset\_var2 Attributes

| Variable values | Equivalence |
|-----------------|-------------|
| L               | 0           |

| Variable values | Equivalence                                                          |
|-----------------|----------------------------------------------------------------------|
| Н               | 1                                                                    |
| N               | No change <sup>1</sup>                                               |
| Т               | Toggle the current value from 1 to 0, 0 to 1, or X to X <sup>2</sup> |
| X               | Unknown <sup>3</sup>                                                 |

Single-Stage Flip-Flop on page 161 contains more information about the clear preset var1 attribute, including its function and values.

# clear\_preset\_var2 Simple Attribute

The <code>clear\_preset\_var2</code> attribute gives the value that <code>variable2</code> has when clear and preset are both active at the same time.

#### **Syntax**

```
clear preset var2 : L | H | N | T | X ;
```

#### **Example**

```
clear preset var2 : L ;
```

Single-Stage Flip-Flop on page 161 contains more information about the clear\_preset\_var2 attribute, including its function and values.

# clocked\_on and clocked\_on\_also Simple Attributes

The  $clocked\_on$  and  $clocked\_on\_also$  attributes identify the active edge of the clock signals and are required in all ff groups. For example, use  $clocked\_on$ : "CP" to describe a rising-edge-triggered device and use  $clocked\_on\_also$ : "CP" for a falling-edge-triggered device.

#### Note:

A single-stage flip-flop does not use <code>clocked\_on\_also</code>. See Single-Stage Flip-Flop on page 161 for details.

When describing flip-flops that require both a master clock and a slave clock, use the <code>clocked\_on\_also</code> attribute for the master clock and the <code>clocked\_on\_also</code> attribute for the slave clock.

- 1. Use these values to generate VHDL models.
- 2. Use these values to generate VHDL models.
- 3. Use these values to generate VHDL models.

#### **Syntax**

```
clocked_on : "Boolean expression" ;
clocked on also : "Boolean expression" ;
```

#### Boolean expression

Active edge of a clock signal.

#### Example

```
clocked_on : "CP" ;
clocked on also : "CP'" ;
```

## next\_state Simple Attribute

#### **Syntax**

```
next state : "Boolean expression" ;
```

The following example shows an ff group for a single-stage D flip-flop.

```
ff (IQ, IQN) {
  next_state : "D";
  clocked_on : "CP";
}
```

The example defines two variables, IQ and IQN. The next\_state equation determines the value of IQ after the next active transition of the clocked\_on attribute. In this example, IQ is assigned the value of the D input.

In some flip-flops, the next state depends on the current state. In this case, the first state variable (IQ in the example) can be used in the  $next\_state$  statement; the second state variable, IQN, cannot.

For example, the ff declaration for a JK flip-flop looks like this:

```
ff(IQ,IQN) {
   next_state : "(J K IQ') + (J K') + (J' K' IQ)";
   clocked_on : "CP";
}
```

The next\_state and clocked\_on attributes completely define the synchronous behavior of the flip-flop.

# preset Simple Attribute

The preset attribute gives the active value for the preset input.

#### **Syntax**

```
preset : "Boolean expression" ;
```

#### **Example**

```
preset : "PD'" ;
```

The next section, "Single-Stage Flip-Flop," contains more information about the preset attribute.

# Single-Stage Flip-Flop

A single-stage flip-flop does not use the optional clocked on also attribute.

The clear attribute gives the active value for the clear input. The preset attribute gives the active value for the preset input. For example, the following statement defines an active-low clear signal:

```
clear : "CD'" ;
```

Table 11 shows the functions of the attributes in the ff group for a single-stage flip-flop.

Table 11 Function Table for a Single-Stage Flip-Flop

| clocked_on  | clear    | preset   | variable1         | variable2         |
|-------------|----------|----------|-------------------|-------------------|
| active edge | inactive | inactive | next_state        | !next_state       |
|             | active   | inactive | 0                 | 1                 |
|             | inactive | active   | 1                 | 0                 |
|             | active   | active   | clear_preset_var1 | clear_preset_var2 |

The <code>clear\_preset\_var1</code> and <code>clear\_preset\_var2</code> attributes give the value that <code>variable1</code> and <code>variable2</code> have when <code>clear</code> and <code>preset</code> are both active at the same time. See Table 11 for the valid variable values.

If the clear and preset attributes are both included in the group, either clear\_preset\_var1, clear\_preset\_var2, or both must be defined. Conversely, if either clear\_preset\_var1, or clear\_preset\_var2, or both are included, both clear and preset must be defined.

The flip-flop cell is activated whenever the value of clear, preset, clocked\_on, or clocked on also changes.

Example 19 is an ff group for a single-stage D flip-flop with rising-edge sampling, negative clear and preset, and output pins set to 0 when both clear and preset are active (low).

#### Example 19 Single-Stage D Flip-Flop

```
ff(IQ, IQN) {
  next_state : "D" ;
  clocked_on : "CP" ;
  clear : "CD'" ;
  preset : "PD'" ;
  clear_preset_var1 : L ;
  clear_preset_var2 : L ;
}
```

Example 20 is an ff group for a single-stage, rising-edge-triggered JK flip-flop with scan input, negative clear and preset, and output pins set to 0 when clear and preset are both active.

#### Example 20 Single-Stage JK Flip-Flop

```
ff(IQ, IQN) {
  next_state :
    "(TE*TI) + (TE'*J*K') + (TE'*J'*K'*IQ) + (TE'*J*K*IQ')";
  clocked_on : "CP";
  clear : "CD'";
  preset : "PD'";
  clear_preset_var1 : L;
  clear_preset_var2 : L;
```

Example 21 is an ff group for a D flip-flop with synchronous negative clear.

#### Example 21 D Flip-Flop With Synchronous Negative Clear

```
ff (IQ, IQN) {
   next_state : "D * CLR'";
   clocked_on : "CP";
```

## **Master-Slave Flip-Flop**

The syntax for a master-slave flip-flop is the same as for a single-stage device, except that it includes the <code>clocked\_on\_also</code> attribute. Table 12 shows the functions of the attributes in the ff group for a master-slave flip-flop.

The internal1 and internal2 variables represent the output values of the master stage, and variable1 and variable2 represent the output values of the slave stage. The variable1 and variable2 variables have the same value as internal1 and internal2, respectively, when clear and preset are both active at the same time.

Table 12 Function Table for a Master-Slave Flip-Flop

| Variable    | Functions         |          |          |             |                 |
|-------------|-------------------|----------|----------|-------------|-----------------|
| clear       | active            | active   | inactive | inactive    | inactive        |
| preset      | active            | inactive | active   | inactive    | inactive        |
| internal1   | clear_preset_var1 | 0        | 1        | next_state  |                 |
| internal2   | clear_preset_var2 | 1        | 0        | !next_state |                 |
| variable1   | clear_preset_var1 | 0        | 1        |             | internal1       |
| variable2   | clear_preset_var2 | 1        | 0        |             | internal2       |
| active edge |                   |          |          | clocked_on  | clocked_on_also |

Example 22 shows an ff group for a master-slave D flip-flop with rising-edge sampling, falling-edge data transfer, negative clear and preset, and output values set high when clear and preset are both active.

#### Example 22 Master-Slave D Flip-Flop

```
ff(IQ, IQN) {
  next_state : "D";
  clocked_on : "CLK";
  clocked_on_also : "CLKN'";
  clear : "CDN'";
  preset : "PDN'";
  clear_preset_var1 : H;
  clear_preset_var2 : H;
}
```

## next\_state Simple Attribute

Required in all ff groups, next\_state is a logic equation written in terms of the cell's input pins or the first state variable, variable1. For single-stage storage elements, the next\_state attribute equation determines the value of variable1 at the next active transition of the clocked on attribute.

For devices such as a master-slave flip-flop, the  $next\_state$  equation determines the value of the master stage's output signals at the next active transition of the  $clocked\_on$  attribute.

The type of pin that appears in the Boolean expression of a <code>next\_state</code> attribute is defined in a <code>pin</code> group with the <code>nextstate\_type</code> attribute.

## ff\_bank Group

An ff\_bank group is defined within a cell or test\_cell group, as shown in the following syntax.

The ff\_bank group describes a cell that is a collection of parallel, single-bit sequential parts. Each part can share control signals with the other parts and performs an identical function. The ff\_bank group is typically used to represent multibit registers in cell and test\_cell groups. For information about ff\_bank in test cells, see test\_cell Group on page 218.

The syntax for the ff bank group is similar to that of the ff group.

#### **Syntax**

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    ff_bank (variable1<sub>string</sub>, variable2<sub>string</sub>, bits<sub>integer</sub>) {
      ... multibit flip-flop register description ...
  }
  }
}
```

#### **Simple Attributes**

```
clocked_on : "Boolean expression" ;
next_state : "Boolean expression" ;
clear : "Boolean expression" ;
preset : "Boolean expression" ;
clear_preset_var1 : L | H | N | T | X ;
clear_preset_var2 : L | H | N | T | X ;
clocked on also : "Boolean expression" ;
```

Example 23 on page 168 shows an ff bank group for a multibit D flip-flop.

An input described in a pin group, such as the clk input, is fanned out to each flip-flop in the bank. Each primary output must be described in a bus or bundle group, whose function statement must include either variable1 or variable2.

#### clocked\_on and clocked\_on\_also Simple Attributes

Required in all ff\_bank groups, the clocked\_on and clocked\_on\_also attributes identify the active edge of the clock signal.

When describing flip-flops that require both a master and a slave clock, use the clocked\_on attribute for the master clock and the clocked\_on\_also attribute for the slave clock.

```
clocked on : "Boolean expression" ;
```

```
clocked on also : "Boolean expression" ;
```

#### Boolean expression

Active edge of the edge-triggered device.

#### **Examples**

```
clocked_on : "CP" ; /* rising-edge-triggered device */
clocked on also : "CP'"; /* falling-edge-triggered device */
```

#### next\_state Simple Attribute

Required in all  $ff_{bank}$  groups, the  $next_{state}$  attribute is a logic equation written in terms of the cell's input pins or the first state variable, variable1. For single-stage flip-flops, the  $next_{state}$  attribute equation determines the value of variable1 at the next active transition of the clocked on attribute.

For devices such as master-slave flip-flops, the <code>next\_state</code> equation determines the value of the master stage's output signals at the next active transition of the <code>clocked\_on</code> attribute.

#### **Syntax**

```
next state : "Boolean expression" ;
```

#### Boolean expression

Identifies the active edge of the clock signal.

#### **Example**

```
next state : "D" ;
```

The type of a next\_state attribute is defined in a pin group with the nextstate\_type attribute.

#### clear Simple Attribute

The clear attribute gives the active value for the clear input.

#### **Syntax**

```
clear : "Boolean expression" ;
Example
```

```
clear : "CD'" ;
```

See Single-Stage Flip-Flop on page 161 for more information about the clear attribute.

#### preset Simple Attribute

The preset attribute gives the active value for the preset input.

#### **Syntax**

```
preset : "Boolean expression" ;
```

#### **Example**

```
preset : "PD'" ;
```

See Single-Stage Flip-Flop on page 161 for more information about the preset attribute.

#### clear\_preset\_var1 Simple Attribute

The clear\_preset\_var1 attribute gives the value that variable1 has when clear and preset are both active at the same time.

#### **Syntax**

```
clear_preset_var1 : L | H | N | T | X ;
```

#### **Example**

```
clear preset var1 : L ;
```

See Single-Stage Flip-Flop on page 161 for more information about the clear preset var1 attribute, including its function and values.

Table 13 shows the valid variable values for the clear preset var1 attribute.

Table 13 Valid Values for the clear\_preset\_var1 and clear\_preset\_var2 Attributes

| Variable values | Equivalence                                                 |
|-----------------|-------------------------------------------------------------|
| L               | 0                                                           |
| Н               | 1                                                           |
| N               | No change <sup>4</sup>                                      |
| Т               | Toggle the current value from 1 to 0, 0 to 1, or X to $X^5$ |
| X               | Unknown <sup>6</sup>                                        |

<sup>4.</sup> Use these values to generate VHDL models.

<sup>5.</sup> Use these values to generate VHDL models.

<sup>6.</sup> Use these values to generate VHDL models.

#### clear\_preset\_var2 Simple Attribute

The clear\_preset\_var2 attribute gives the value that variable2 has when clear and preset are both active at the same time. Table 13 shows the valid variable values for the clear preset var2 attribute.

#### **Syntax**

```
clear_preset_var2 : L | H | N | T | X ;
Example
```

```
clear preset var2 : L ;
```

See Single-Stage Flip-Flop on page 161 for more information about the clear preset var1 attribute, including its function and values.

#### **Multibit Flip-Flop**

The bits value in the ff bank definition is the number of bits in this multibit cell.

#### **Syntax**

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    ff_bank (variable1<sub>string</sub>, variable2<sub>string</sub>, bits<sub>integer</sub>) {
      ... multibit flip-flop register description ...
  }
  }
}
```

A multibit register containing four rising-edge-triggered D flip-flops with clear and preset is shown in Figure 1 and Example 23.

Figure 1 Multibit Register



### Example 23 Multibit Register

```
cell (dff4) {
  area : 1 ;
  pin (CLK) {
    direction : input ;
    capacitance : 0 ;
```

```
min pulse width low : 3;
 min pulse width high: 3;
bundle (D) {
 members(D1, D2, D3, D4);
  nextstate_type : data;
  direction : input ;
  capacitance : 0 ;
  timing() {
    related_pin : "CLK";
timing_type : setup_rising;
    cell_rise(scalar) {
      values (" 1.0 ") ;
    cell fall(scalar) {
      values (" 1.0 ") ;
  timing() {
    related_pin : "CLK";
timing_type : hold_rising;
    cell rise(scalar) {
      values (" 1.0 ") ;
    cell fall(scalar) {
      values (" 1.0 ") ;
  }
pin (CLR) {
  direction : input ;
  capacitance : 0 ;
  timing() {
    related_pin : "CLK";
timing_type : recovery_rising;
    cell_rise(scalar) {
      values (" 1.0 ") ;
    cell fall(scalar) {
      values (" 1.0 ") ;
  }
pin (PRE) {
  direction : input ;
  capacitance : 0 ;
  timing() {
    related_pin : "CLK";
timing_type : recovery_rising;
    cell rise(scalar) {
      values (" 1.0 ") ;
    cell fall(scalar) {
```

```
values (" 1.0 ") ;
  }
ff bank (IQ, IQN, 4) {
  next_state : "D" ;
  clocked_on : "CLK" ;
  clear : "CLR'" ;
 preset : "PRE'" ;
  clear preset var1 : L ;
  clear preset var2 : L ;
bundle (Q) {
  members (Q1, Q2, Q3, Q4);
  direction : output ;
  function : "(IQ)";
  timing() {
    related_pin : "CLK";
timing_type : rising_edge;
    cell rise(scalar) {
      values (" 2.0 ") ;
    cell fall(scalar) {
      values (" 2.0 ");
  }
  timing() {
    related_pin : "PRE";
timing_type : preset;
timing_sense : negative_unate;
    cell rise(scalar) {
      values (" 1.0 ") ;
    }
  timing() {
    related_pin : "CLR";
timing_type : clear;
    timing sense : positive unate;
    cell fall(scalar) {
      values (" 1.0 ") ;
  }
}
bundle (QN) {
 members(Q1N, Q2N, Q3N, Q4N);
  direction : output ;
  function : "IQN" ;
  timing() {
    related_pin : "CLK";
timing_type : rising_edge;
    cell rise(scalar) {
      values (" 2.0 ");
```

```
    cell_fall(scalar) {
        values (" 2.0 ");
    }

    timing() {
        related_pin : "PRE";
        timing_type : clear;
        timing_sense : positive_unate;
        cell_fall(scalar) {
            values (" 1.0 ");
        }

    timing() {
        related_pin : "CLR";
        timing_type : preset;
        timing_sense : negative_unate;
        cell_rise(scalar) {
            values (" 1.0 ");
        }
    }
} /* end of cell dff4 */
```

## fpga\_condition Group

An  $fpga\_condition$  group declares an  $fpga\_condition$  group containing several  $fpga\_condition$  value groups.

#### **Syntax**

```
cell (name<sub>id</sub>) {
  fpga_condition (name<sub>id</sub>) {
    ...
  }
}
```

#### name

Specifies the name of the fpga condition group.

#### Group

fpga\_condition\_value

#### fpga\_condition\_value Group

The fpga condition value group specifies a condition.

```
cell (name<sub>id</sub>) {
```

```
fpga_condition (condition_group_name<sub>id</sub>) {
    fpga_condition_value (condition_name<sub>id</sub>) {
        ...
     }
}
```

#### condition\_name

Specifies the name of a condition.

#### Simple Attribute

```
fpga_arc_condition
```

### fpga\_arc\_condition Simple Attribute

The fpga\_arc\_condition attribute specifies a Boolean condition that enables the associated fpga condition value group.

#### **Syntax**

```
cell (name<sub>string</sub>) {
  fpga_condition (name<sub>id</sub>) {
    fpga_condition_value (condition_name<sub>id</sub>) {
    fpga_arc_condition : condition<sub>Boolean</sub>;
    }
  }
}
```

#### condition

Specifies a Boolean condition. Valid values are true and false.

#### **Example**

```
fpga arc condition : true ;
```

# generated\_clock Group

A generated\_clock group is defined within a cell group or a model group to describe a new clock that is generated from a master clock by

- · Clock frequency division
- Clock frequency multiplication
- Edge derivation

```
cell (name<sub>string</sub>) {
  generated clock (name<sub>string</sub>) {
```

```
...clock data... } }
```

#### **Simple Attributes**

```
clock_pin : "name1 [name2 name3 ... ]";
master_pin : name ;
divided_by : integer ;
multiplied_by : integer ;
invert : Boolean ;
duty cycle : float ;
```

#### **Complex Attributes**

```
edges
shifts
```

#### clock\_pin Simple Attribute

The clock pin attribute identifies a pin connected to a master clock signal.

#### **Syntax**

```
clock_pin : "name1 [name2 name3 ... ]" ;
Example
clock pin : "clk1 clk2 clk3" ;
```

#### master\_pin Simple Attribute

The master pin attribute identifies a pin connected to an input clock signal.

#### **Syntax**

```
master_pin : name ;
Example
master_pin : clk;
```

#### divided\_by Simple Attribute

The <code>divided\_by</code> attribute specifies the frequency division factor, which must be a power of 2.

```
divided by : integer;
```

#### **Example**

```
generated_clock(genclk1) {
  clock_pin : clk1;
  master_pin : clk;
  divided_by : 2;
  invert : true;
}
```

This code fragment shows a clock pin (clk1) generated by dividing the original clock pin (clk) frequency by 2 and then inverting the result.

#### multiplied\_by Simple Attribute

The multiplied\_by attribute specifies the frequency multiplication factor, which must be a power of 2.

#### **Syntax**

```
multiplied_by : integer;

Example

generated_clock(genclk2) {
  clock_pin : clk1;
  master pin : clk;
```

multiplied\_by : 2;
duty cycle : 50.0;

This code fragment shows a clock pin (clk1) generated by multiplying the original clock pin (clk) frequency by 2, with a duty cycle of 50.

#### invert Simple Attribute

The invert attribute inverts the waveform generated by multiplication or division. Set this attribute to true to invert the waveform. Set it to false if you do not want to invert the waveform.

#### **Syntax**

```
invert : Boolean ;
Example
invert : true;
```

#### duty\_cycle Simple Attribute

The duty\_cycle attribute specifies the duty cycle, in percentage, if frequency multiplication is used. This is a number between 0.0 and 100.0. The duty cycle is the high pulse width.

#### **Syntax**

```
duty_cycle : float ;
Example
duty_cycle : 50.0;
```

#### edges Complex Attribute

The edges attribute specifies a list of the edges from the master clock that form the edges of the generated clock. Use this option when simple division or multiplication is insufficient to describe the generated clock waveform. The number of edges must be an odd number that is greater than or equal to 3. The first edge must be greater than or equal to 1.

#### **Syntax**

```
edges (edge1, edge2, edge3);
Example
edges (1, 3, 5);
```

#### shifts Complex Attribute

The shifts attribute specifies the shifts (in time units) to be added to the edges specified in the edge list to generate the clock. The number of shifts must equal the number of edges. This shift modifies the ideal clock edges; it is not considered to be clock latency.

#### **Syntax**

```
shifts (shift1, shift2, shift3);
Example
shifts (5.0, -5.0, 0.0);
```

Example 24 shows a generated clock description.

#### Example 24 Description of a Generated Clock

```
cell(acell) {
    ...
    generated_clock(genclk1) {
        clock_pin : clk1;
        master_pin : clk;
        divided_by : 2;
        invert : true;
    }
    generated_clock(genclk2) {
        clock_pin : clk1;
        master_pin : clk;
    }
}
```

```
multiplied by : 2;
  duty cycle : 50.0;
generated clock(genclk3) {
  clock pin : clk1;
  master_pin : clk;
  edges (\overline{1}, 3, 5);
  shifts(5.0, -5.0, 0.0);
}
pin(clk) {
  direction : input;
  clock : true;
  capacitance : 0.1;
pin(clk1) {
  direction : input;
  clock : true;
  capacitance : 0.1;
}
```

## intrinsic\_parasitic Group

The intrinsic\_parasitic group specifies the state-dependent intrinsic capacitance and intrinsic resistance of a cell.

#### **Syntax**

}

```
library( library name ) {
        . . . . . .
  lu table template ( template name ) {
    variable 1 : pg voltage | pg voltage difference;
    index 1 \overline{("float, ..., float")};
  }
  cell (cell name) {
    mode definition (mode name) {
      mode_value (mode_value) {
        when : boolean expression ;
        sdf_cond : boolean_expression ;
      }
    }
    intrinsic parasitic () {
       mode (mode name, mode value);
       when : boolean expression ;
       intrinsic resistance(pg pin name) {
        related output : output pin name ;
        value : float ;
         reference_pg_pin : pg_pin_name;
         lut_values ( template_name ) {
```

```
index_1 ("float, ... float");
    values ("float, ... float");
}
intrinsic_capacitance(pg_pin_name) {
    value : float;
    reference_pg_pin : pg_pin_name;
    lut_values ( template_name ) {
        index_1 ("float, ... float");
        values ("float, ... float");
}
}
```

#### **Simple Attributes**

```
when reference pg pin
```

#### **Complex Attribute**

mode

#### **Groups**

```
intrinsic_capacitance
intrinsic_resistance
total capacitance
```

#### when Simple Attribute

The when attribute specifies the state-dependent condition that determines whether the intrinsic parameters are accessed. The when attribute is used when all the state conditions of a cell are specified. The default intrinsic\_parasitic group is not state-dependent, and is defined without the when attribute. If some of the state conditions of the cell are missing, the default intrinsic\_parasitic group is used. However, if some state conditions of the cell are missing and no default state is provided, the value of the intrinsic resistance is considered to be infinite, and the value of the intrinsic capacitance is considered to be zero.

#### **Syntax**

```
when : boolean_expression ;
boolean expression
```

Specifies the state-dependent condition.

#### Example

```
when : "A & B" ;
```

#### reference\_pg\_pin Simple Attribute

The reference\_pg\_pin attribute specifies the reference pin for the intrinsic\_resistance and intrinsic\_capacitance groups. The reference pin must be a valid PG pin.

#### **Syntax**

```
reference_pg_pin : pg_pin_name ;
Example
reference_pg_pin : G1 ;
```

#### mode Complex Attribute

The mode attribute pertains to an individual cell. The cell is active when the mode attribute is instantiated with a name and a value. You can specify multiple instances of this attribute. However, specify only one instance for each cell.

Define the mode attribute within an intrinsic parasitic group.

#### **Syntax**

```
mode (mode_name, mode_value) ;
Example
mode (rw, read) ;
```

#### intrinsic\_capacitance Group

Use this group to specify the intrinsic capacitance of a cell.

#### **Syntax**

```
intrinsic_parasitic () {
  intrinsic_capacitance (pg_pin_name) {
    value : float ;
    reference_pg_pin : pg_pin_name;
    lut_values ( template_name ) {
       index_1 ("float, ... float" );
       values ("float, ... float" );
    }
}
```

The pg pin name specifies a power and ground pin where the capacitance is derived.

You can have more than one <code>intrinsic\_capacitance</code> group. You can place these groups in any order within an <code>intrinsic\_parasitic</code> group.

#### **Simple Attributes**

```
value
reference pg pin
```

#### Group

lut values

#### value Simple Attribute

The value attribute specifies the value of the intrinsic capacitance. By default, the intrinsic capacitance value is zero.

#### **Syntax**

```
value : float ;
Example
value : 5 ;
```

#### reference\_pg\_pin Simple Attribute

The reference\_pg\_pin attribute specifies the reference pin for the intrinsic\_resistance and intrinsic\_capacitance groups. The reference pin must be a valid PG pin.

#### **Syntax**

```
reference_pg_pin : pg_pin_name ;
Example
reference_pg_pin : G1 ;
```

#### lut\_values Group

Voltage-dependent intrinsic parasitics are modeled by lookup tables. A lookup table consists of intrinsic parasitic values for different values of VDD. To use these lookup tables, define the <code>lut\_values</code> group. You can add the <code>lut\_values</code> group to both the <code>intrinsic\_resistance</code> and <code>intrinsic\_capacitance</code> groups. The <code>lut\_values</code> group uses the <code>variable\_1</code> variable, which is defined within the <code>lu\_table\_template</code> group, at the library level. The valid values of the <code>variable\_1</code> variable are <code>pg\_voltage</code> and <code>pg\_voltage</code> difference.

```
lut_values ( template_name ) {
  index_1 ("float, ... float" );
  values ("float, ... float" );
}
```

#### template name

The name of the lookup table template.

#### **Example**

```
lut_values ( test_voltage ) {
  index_1 ( "0.0, 0.1, 0.2, 0.3, 0.4, 0.5, 0.6, 0.7, 0.8, 0.9, 1.0" );
  values ( "0.0, 0.1, 0.2, 0.3, 0.4, 0.5, 0.6, 0.7, 0.8, 0.9, 1.0" );
}
```

#### intrinsic\_resistance Group

Use this group to specify the intrinsic resistance between a power pin and an output pin of a cell.

#### **Syntax**

```
intrinsic_parasitic () {
   intrinsic_resistance (pg_pin_name) {
     related_output : output_pin_name ;
     value : float ;
     reference_pg_pin : pg_pin_name;
     lut_values ( template_name ) {
        index_1 ("float, ... float" );
        values ("float, ... float" );
    }
}
```

The pg\_pin\_name specifies a power or ground pin. You can place the intrinsic\_resistance groups in any order within an intrinsic\_parasitic group. If some of the intrinsic\_resistance group is not defined, the value of resistance defaults to +infinity. The channel connection between the power and ground pins and the output pin is defined as a closed channel if the resistance value is greater than 1 megaohm. Otherwise, the channel is opened. The intrinsic\_resistance group is not required if the channel is closed.

#### Simple Attributes

```
related_output
value
reference pg pin
```

#### Group

lut\_values

#### related\_output Simple Attribute

Use this attribute to specify the output pin.

```
related_output : output_pin_name ;
output_pin_name
```

The name of the output pin.

#### **Example**

```
related output : "A & B" ;
```

#### value Simple Attribute

Specifies the value of the intrinsic resistance. If this attribute is not defined, the value of the intrinsic resistance defaults to +infinity.

# **Syntax**

```
value : float;
Example
value : 5;
```

# reference\_pg\_pin Simple Attribute

The reference\_pg\_pin attribute specifies the reference pin for the intrinsic\_resistance and intrinsic\_capacitance groups. The reference pin must be a valid PG pin.

## **Syntax**

```
reference_pg_pin : pg_pin_name ;
Example
reference_pg_pin : G1 ;
```

#### lut values Group

Voltage-dependent intrinsic parasitics are modeled by lookup tables. A lookup table consists of intrinsic parasitic values for different values of VDD. To use these lookup tables, define the <code>lut\_values</code> group. You can add the <code>lut\_values</code> group to both the <code>intrinsic\_resistance</code> and <code>intrinsic\_capacitance</code> groups. The <code>lut\_values</code> group uses the <code>variable\_1</code> variable, which is defined within the <code>lu\_table\_template</code> group, at the library level.

```
lut_values ( template_name ) {
  index 1 ("float, ... float" );
```

# Chapter 2: cell and model Group Description and Syntax Group Statements

```
values ("float, ... float" );
}
template name
```

The name of the lookup table template.

## Example

```
lut_values ( test_voltage ) {
  index_1 ( "0.0, 0.1, 0.2, 0.3, 0.4, 0.5, 0.6, 0.7, 0.8, 0.9, 1.0" );
  values ( "0.0, 0.1, 0.2, 0.3, 0.4, 0.5, 0.6, 0.7, 0.8, 0.9, 1.0" );
}
```

# total\_capacitance Group

The total\_capacitance group specifies the macro cell's total capacitance on a power or ground net within the intrinsic\_parasitic group. The following applies to the total capacitance group:

- The total\_capacitance group can be placed in any order if there is more than one total capacitance group within an intrinsic parasitic group.
- The total capacitance parasitics modeling in macro cells is not state dependent, which means that there is no state condition specified in intrinsic parasitic.

#### **Syntax**

```
cell (cell_name) {
    ...
    intrinsic_parasitic () {
      total_capacitance (pg_pin_name) {
        value : float ;
      }
      ...
}
...
}
```

#### **Example**

```
cell (my_cell) {
    ...
    intrinsic_parasitic () {
      total_capacitance (VDD) {
        value : 0.2;
      }
    ...
    }
    ...
}
```

# latch Group

A latch group is defined within a cell, model, or test\_cell group to describe a level-sensitive memory device. The syntax for defining a latch group within a cell group is shown here. For information about test cells, see test cell Group on page 218.

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    latch (variable1<sub>string</sub>, variable2<sub>string</sub>) {
    ... latch description ...
  }
  }
}
```

The <code>variable1</code> value is the state of the noninverting output of the latch; the <code>variable2</code> value is the state of the inverting output. The <code>variable1</code> value is considered the 1-bit storage of the latch. You can name <code>variable1</code> and <code>variable2</code> anything except a pin name used in the cell being described. Both values are required, even if one of them is not connected to a primary output pin.

# **Simple Attributes**

```
clear : "Boolean expression" ;
clear_preset_var1 : L | H | N | T | X ;
clear_preset_var2 : L | H | N | T | X ;
data_in : "Boolean expression" ;
enable : "Boolean expression" ;
enable_also : "Boolean expression" ;
preset : "Boolean expression" ;
```

#### clear Simple Attribute

The clear attribute gives the active value for the clear input.

#### **Syntax**

```
clear : valueBoolean ;
```

#### **Example**

The following example defines a low-active clear signal.

```
clear : "CD'" ;
```

#### clear\_preset\_var1 and clear\_preset\_var2 Simple Attributes

The clear\_preset\_var1 and clear\_preset\_var2 attributes give the value that variable1 and variable2 have when clear and preset are both active at the same time.

```
clear_preset_var1 : L | H | N | T | X ;
clear preset var2 : L | H | N | T | X ;
```

Table 14 shows the valid values for the clear\_preset\_var1 and clear\_preset\_var2 attributes.

Table 14 Valid Values for the clear\_preset\_var1 and clear\_preset\_var2 Attributes

| Variable values | Equivalence                                                          |  |
|-----------------|----------------------------------------------------------------------|--|
| L               | 0                                                                    |  |
| Н               | 1                                                                    |  |
| N               | No change <sup>7</sup>                                               |  |
| Т               | Toggle the current value from 1 to 0, 0 to 1, or X to X <sup>8</sup> |  |
| X               | Unknown <sup>9</sup>                                                 |  |

See Single-Stage Flip-Flop on page 161 for more information about the clear\_preset\_var1 and clear\_preset\_var2 attributes, including their function and values.

If you include both clear and preset, you must use either clear\_preset\_var1, clear\_preset\_var2, or both. Conversely, if you include clear\_preset\_var1, clear\_preset\_var2, or both, you must use both clear and preset.

### **Example**

```
latch(IQ, IQN) {
  clear : "S'" ;
  preset : "R'" ;
  clear_preset_var1 : L ;
  clear_preset_var2 : L ;
}
```

#### data\_in Simple Attribute

The data\_in attribute gives the state of the data input, and the enable attribute gives the state of the enable input. The data\_in and enable attributes are optional, but if you use one of them, you must also use the other.

- 7. Use these values to generate VHDL models.
- 8. Use these values to generate VHDL models.
- 9. Use these values to generate VHDL models.

```
data_in : value<sub>Boolean</sub> ;

value
```

State of data input.

#### Example

```
data in : "D" ;
```

# enable Simple Attribute

The <code>enable</code> attribute gives the state of the enable input, and <code>data\_in</code> attribute gives the state of the data input. The <code>enable</code> and <code>data\_in</code> attributes are optional, but if you use one of them, you must also use the other.

#### **Syntax**

```
enable : valueBoolean ;
value
```

State of enable input.

# **Example**

```
enable : "G" ;
```

#### enable\_also Simple Attribute

The <code>enable\_also</code> attribute gives the state of the <code>enable</code> input when you are describing master and slave cells. The <code>enable\_also</code> attribute is optional. If you use <code>enable\_also</code>, you must also use the <code>enable</code> and <code>data in</code> attributes.

#### **Syntax**

```
enable_also : "valueBoolean " ;
```

Value

State of enable input for master-slave cells.

#### **Example**

```
enable_also : "G" ;
```

## preset Simple Attribute

The preset attribute gives the active value for the preset input.

```
preset : "valueBoolean " ;
```

### **Example**

The following example defines a low-active clear signal.

```
preset : "PD'" ;
```

## **Attribute Functions in a latch Group**

The latch cell is activated whenever clear, preset, enable, or data\_in changes.

Table 15 shows the functions of the attributes in the latch group.

Table 15 Function Table for a latch Group

| enable | clear    | preset   | variable1         | variable2         |
|--------|----------|----------|-------------------|-------------------|
| active | inactive | inactive | data_in           | !data_in          |
|        | active   | inactive | 0                 | 1                 |
|        | inactive | active   | 1                 | 0                 |
|        | active   | active   | clear_preset_var1 | clear_preset_var2 |

Example 25 shows a latch group for a D latch with active-high enable and negative clear.

# Example 25 D Latch With Active-High Enable and Negative Clear

```
latch(IQ, IQN) {
  enable : "G";
  data_in : "D";
  clear : "CD'";
}
```

Example 26 shows a latch group for an SR latch. The enable and data\_in attributes are not required for an SR latch.

#### Example 26 SR Latch

```
latch(IQ, IQN) {
  clear : "S'" ;
  preset : "R'" ;
  clear_preset_var1 : L ;
  clear_preset_var2 : L ;
}
```

# latch\_bank Group

A latch\_bank group is defined within a cell, model, or test\_cell group to represent multibit latch registers. The syntax for a cell is shown here. For information about test cells, see test\_cell Group on page 218.

The <code>latch\_bank</code> group describes a cell that is a collection of parallel, single-bit sequential parts. Each part shares control signals with the other parts and performs an identical function.

An input pin that is described in a pin group, such as the clk input, is fanned out to each latch in the bank. Each primary output must be described in a bus or bundle group, and its function statement must include either variable1 or variable2.

The syntax of the latch\_bank group is similar to that of the latch group (see latch Group on page 183).

# **Syntax**

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    latch_bank(variable1<sub>string</sub>, variable2<sub>string</sub>,
  bits<sub>integer</sub>) {
    ... multibit latch register description ...
  }
  }
}
```

The bits value in the latch bank definition is the number of bits in the multibit cell.

#### **Simple Attributes**

```
enable : "Boolean expression" ;
enable_also : "Boolean expression" ;
data_in : "Boolean expression" ;
clear : "Boolean expression" ;
preset : "Boolean expression" ;
clear_preset_var1 : L | H | N | T | X ;
clear_preset_var2 : L | H | N | T | X ;
```

Example 27 shows a latch\_bank group for a multibit register containing four rising-edge-triggered D latches.

#### Example 27 Multibit D Latch

```
cell (latch4) {
  area: 16;
  pin (G) {     /* gate enable signal, active-high */
     direction : input;
     ...
}
```

# Chapter 2: cell and model Group Description and Syntax Group Statements

```
bundle (D) {
                 /* data input with four member pins */
 members (D1, D2, D3, D4); /*must be 1st bundle attribute*/
  direction : input;
bundle (Q) {
 members(Q1, Q2, Q3, Q4);
 direction : output;
 function : "IQ" ;
bundle (QN) {
 members (Q1N, Q2N, Q3N, Q4N);
  direction : output;
 function : "IQN";
latch bank(IQ, IQN, 4) {
 enable : "G" ;
  data in : "D" ;
}
```

## clear Simple Attribute

The clear attribute gives the active value for the clear input.

# **Syntax**

```
clear : "Boolean expression" ;
```

The following example defines a low-active clear signal.

```
clear : "CD'" ;
```

#### clear\_preset\_var1 and clear\_preset\_var2 Simple Attributes

The clear\_preset\_var1 and clear\_preset\_var2 attributes give the values that variable1 and variable2 have when clear and preset are both active at the same time.

## **Syntax**

```
clear_preset_var1 : L | H | N | T | X ;
clear_preset_var2 : L | H | N | T | X ;
```

### **Example**

See the table in latch Group for the valid values for the <code>clear\_preset\_var1</code> and <code>clear\_preset\_var2</code> attributes.

See Single-Stage Flip-Flop on page 161 for more information about the clear\_preset\_var1 and clear\_preset\_var2 attributes, including their function and values.

```
If you include both clear and preset, you must use either clear_preset_var1,
clear_preset_var2, or both. Conversely, if you include clear_preset_var1,
clear_preset_var2, or both, you must use both clear and preset.

latch_bank(IQ, IQN) {
   clear : "S'";
   preset : "R'";
   clear_preset_var1 : L;
   clear_preset_var2 : L;
}
```

# data\_in Simple Attribute

The data\_in attribute gives the state of the data input, and the enable attribute gives the state of the enable input. The enable and data\_in attributes are optional, but if you use one of them, you must also use the other.

# **Syntax**

```
data in : "Boolean expression" ;
```

#### Boolean expression

State of data input.

#### **Example**

```
data in : "D" ;
```

#### enable Simple Attribute

The <code>enable</code> attribute gives the state of the enable input, and the <code>data\_in</code> attribute gives the state of the data input. The <code>enable</code> and <code>data\_in</code> attributes are optional, but if you use one of them, you must include the other.

#### **Syntax**

```
enable : "Boolean expression" ;
```

#### Boolean expression

State of enable input.

## Example

```
enable : "G" ;
```

# preset Simple Attribute

The preset attribute gives the active value for the preset input.

# **Syntax**

```
preset : "Boolean expression" ;
```

The following example defines a low-active clear signal.

```
preset : "PD'" ;
```

# Attribute Functions in a latch\_bank Group

The latch\_bank cell is activated whenever the value of clear, preset, enable, or data in attribute changes.

Figure 2 and Example 28 show a multibit register containing four high-enable D latches with the clear attribute.

PREA PRE DΑ QA > EN QN | ΕN QNA CLR CLRA PREB PRE D DΒ QB > EN QNB QND CLR CLRB PREC PRE DC Q QC > EN QN O QNC CLR CLRC \_ PRED -PRE Q DD QD > EN QN QND CLR CLRD

Figure 2 Multibit Register With Latches

Example 28 Multibit Register With Four D Latches

cell (DLT2) {
/\* note: 0 hold time \*/

# Chapter 2: cell and model Group Description and Syntax Group Statements

```
area : 1 ;
single bit degenerate : FDB ;
pin (EN) {
 direction : input ;
  capacitance : 0 ;
  min_pulse_width_low : 3 ;
 min pulse width high: 3;
bundle (D) {
 members (DA, DB, DC, DD);
  direction : input ;
  capacitance : 0 ;
  timing() {
                    : "EN" ;
    related pin
    related_pin : "EN" ;
timing_type : setup_falling ;
    cell rise(scalar) {
      values (" 1.0 ") ;
    cell fall(scalar) {
     values (" 1.0 ") ;
  timing() {
    related_pin : "EN";
timing_type : hold_falling;
    cell rise(scalar) {
     values (" 1.0 ") ;
    cell fall(scalar) {
      values (" 1.0 ") ;
  }
bundle (CLR) {
  members (CLRA, CLRB, CLRC, CLRD);
  direction : input ;
  capacitance : 0 ;
  timing() {
    related_pin : "EN";
timing_type : recovery_falling;
                    : "EN" ;
    cell rise(scalar) {
      values (" 1.0 ") ;
    cell fall(scalar) {
      values (" 1.0 ") ;
  }
bundle (PRE) {
 members(PREA, PREB, PREC, PRED);
  direction : input ;
  capacitance : 0 ;
  timing() {
```

# Chapter 2: cell and model Group Description and Syntax Group Statements

```
related_pin : "EN";
timing_type : recovery_falling;
    cell rise(scalar) {
      \overline{\text{values}} (" 1.0 ") ;
    cell_fall(scalar) {
      values (" 1.0 ") ;
  }
}
latch bank(IQ, IQN, 4) {
  data in : "D" ;
  enable : "EN" ;
  clear : "CLR'";
  preset : "PRE'";
  clear preset var1 : H ;
  clear preset var2 : H ;
bundle (Q) {
  members(QA, QB, QC, QD);
  direction : output ;
  function : "IQ" ;
  timing() {
    related_pin : "D";
    cell rise(scalar) {
      values (" 2.0 ") ;
    cell fall(scalar) {
      values (" 2.0 ") ;
  timing() {
    related_pin : "EN";
timing_type : rising_edge;
    cell rise(scalar) {
      values (" 2.0 ") ;
    cell fall(scalar) {
      values (" 2.0 ") ;
  timing() {
    related_pin : "CLR";
timing_type : clear;
timing_sense : positive_unate;
    cell fall(scalar) {
      values (" 1.0 ") ;
  }
  timing() {
    related_pin : "PRE";
timing_type : preset;
timing_sense : negative_unate;
```

```
cell rise(scalar) {
       values (" 1.0 ") ;
    }
 bundle (QN) {
   members(QNA, QNB, QNC, QND);
   direction : output ;
   function : "IQN" ;
   timing() {
     related pin : "D";
      cell rise(scalar) {
       values (" 2.0 ");
      cell fall(scalar) {
       values (" 2.0 ");
    timing() {
     related_pin : "EN";
timing_type : rising_edge;
      cell rise(scalar) {
       values (" 2.0 ") ;
      cell fall(scalar) {
       values (" 2.0 ");
    timing() {
     related_pin : "CLR";
timing_type : preset;
timing_sense : negative_unate;
      cell rise(scalar) {
       values (" 1.0 ") ;
      }
    timing() {
     related_pin : "PRE";
timing_type : clear;
     cell fall(scalar) {
       values (" 1.0 ") ;
    }
\} /* end of cell DLT2
```

# leakage\_current Group

A leakage\_current group is defined within a cell group or a model group to specify leakage current values that are dependent on the state of the cell.

```
library (name) {
  cell(cell_name) {
    ...
  leakage_current() {
    when : boolean expression;
    pg_current(pg_pin_name) {
       value : float;
    }
  ...
}
```

### **Simple Attributes**

when value

## **Complex Attribute**

mode

#### Group

pg current

#### when Simple Attribute

This attribute specifies the state-dependent condition that determines whether the leakage current is accessed.

A leakage\_current group without a when attribute is defined as a default state. The default state is associated with a leakage model that does not depend on the state condition. If all state conditions of a cell are specified, a default state is not required. If some state conditions of a cell are missing, the default state is assigned. If no default state is given, the leakage current defaults to 0.0.

#### **Syntax**

```
when : "Boolean expression" ;
```

#### Boolean expression

Specifies the state-dependent condition.

#### value Simple Attribute

When a cell has a single power and ground pin, omit the pg\_current group and specify the leakage current value. Otherwise, specify the value in the pg\_current group. Current

conservation is applied for each <code>leakage\_current</code> group. The <code>value</code> attribute specifies the absolute value of leakage current on a single power and ground pin.

### **Syntax**

```
value : value<sub>float</sub> ;
value
```

A floating-point number representing the leakage current.

# mode Complex Attribute

The mode attribute specifies the current mode of operation of the cell. Use this attribute in the leakage current group to define the leakage current in the specified mode.

# **Syntax**

```
mode (mode_name, mode_value) ;
Example
mode (rw, read) ;
```

#### pg\_current Group

Use this group to specify a power or ground pin where leakage current is to be measured.

# **Syntax**

```
cell(cell_name) {
    ...
    leakage_current() {
      when : boolean expression;
      pg_current(pg_pin_name) {
         value : float;
      }
}
```

#### pg\_pin\_name

Specifies the power or ground pin where the leakage current is to be measured.

# Simple Attribute

```
value
```

Use this attribute in the pg\_current group to specify the leakage current value when a cell has multiple power and ground pins. The leakage current is measured toward a cell. For power pins, the current is positive if it is dragged into a cell. For ground pins, the current is negative, indicating that current flows out of a cell. If all power and ground pins are specified within a <code>leakage\_current</code> group, the sum of the leakage currents should be zero.

```
value : value<sub>float</sub> ;
value
```

A floating-point number representing the leakage current.

# gate\_leakage Group

The <code>gate\_leakage</code> group specifies the cell's gate leakage current on input or inout pins within the <code>leakage\_current</code> group in a cell. The following applies to <code>gate\_leakage</code> groups:

- Groups can be placed in any order if there is more than one gate\_leakage group within a leakage current group.
- The leakage current of a cell is characterized with opened outputs, which means that
  modeling cell outputs do not drive any other cells. Outputs are assumed to have zero
  static current during the measurement.
- A missing gate leakage group is allowed for certain pins.
- Current conservation is applicable if it can be applied to higher error tolerance.

#### **Syntax**

```
gate leakage (input pin name)
```

# **Example**

```
cell (my_cell) {
    ...
    leakage_current {
        ...
    }
    ...
    gate_leakage (A) {
        input_low_value : -0.5 ;
        input_high_value : 0.6 ;
}
```

#### **Simple Attributes**

```
input_low_value
input_high_value
```

# input\_low\_value Simple Attribute

The input\_low\_value attribute specifies gate leakage current on an input or inout pin when the pin is in a low state condition.

The following applies to the input low value attribute:

- A negative floating-point number value is required.
- The gate leakage current flow is measured from the power pin of a cell to the ground pin of its driver cell.
- The input pin is pulled up to low.
- The input low value attribute is not required for a gate leakage group.

### **Syntax**

```
input_low_value : float ;

Example

}
...
gate_leakage (A) {
  input_low_value : -0.5 ;
  input_high_value : 0.6 ;
```

# input\_high\_value Simple Attribute

The <code>input\_high\_value</code> attribute specifies gate leakage current on an input or inout pin when the pin is in a high state condition.

- The gate leakage current flow is measured from the power pin of its driver cell to the ground pin of the cell itself.
- A positive floating-point number value is required.
- The input pin is pulled up to high.
- The input high value attribute is not required for a gate leakage group.

```
input_high_value : float ;

Example
...
gate leakage (A) {
```

```
input_low_value : -0.5 ;
input_high_value : 0.6 ;
```

# leakage\_power Group

A leakage\_power group is defined within a cell group or a model group to specify leakage power values that are dependent on the state of the cell.

#### Note:

Cells with state-dependent leakage power also need the <code>cell\_leakage\_power</code> simple attribute. See cell\_leakage\_power Simple Attribute on page 103.

# **Syntax**

```
library (name) {
  cell (name) {
    leakage_power () {
    ...
  }
  }
}
```

# **Simple Attributes**

```
power_level
related_pg_pin
when
value
```

### **Complex Attribute**

mode

## power\_level Simple Attribute

Use this attribute to specify the power consumed by the cell.

#### **Syntax**

name

```
power_level : "name" ;
```

Name of the power rail defined in the power supply group.

#### Example

```
power level : "VDD1" ;
```

#### related\_pg\_pin Simple Attribute

Use this optional attribute to associate a power and ground pin with leakage power and internal power tables. The leakage power and internal energy tables can be omitted when the voltage of a primary\_power or backup\_ground pg\_pin is at reference voltage zero, since the value of the corresponding leakage power and internal energy tables are always 0.

In the absence of a <code>related\_pg\_pin</code> attribute, the <code>internal\_power/leakage\_power</code> specifications apply to the whole cell (cell-specific power specification). Cell-specific and <code>pg\_pin-specific</code> power specifications cannot be mixed; that is, when one <code>leakage\_power</code> (<code>internal\_power</code>) group has the <code>related\_pg\_pin</code> attribute, all the <code>leakage\_power</code> (<code>internal\_power</code>) groups must have the <code>related\_pg\_pin</code> attribute.

#### **Syntax**

```
related_pg_pin : pg_pinid;
```

pg\_pin

The related power and ground pin name.

### Example

```
related pg pin : G2 ;
```

#### when Simple Attribute

This attribute specifies the state-dependent condition that determines whether the leakage power is accessed.

#### **Syntax**

```
when : "Boolean expression" ;
```

#### Boolean expression

Name of pin or pins in a cell for which leakage power is different.

Table 16 lists the Boolean operators valid in a when statement.

Table 16 Valid Boolean Operators

| Operator | Description                 |
|----------|-----------------------------|
| •        | invert previous expression  |
| !        | invert following expression |
| ۸        | logical XOR                 |
| *        | logical AND                 |

| Operator | Description            |
|----------|------------------------|
| &        | logical AND            |
| space    | logical AND            |
| +        | logical OR             |
| 1        | logical OR             |
| 1        | signal tied to logic 1 |
| 0        | signal tied to logic 0 |

## value Simple Attribute

Use this attribute to specify the leakage power for a given state of a cell.

# **Syntax**

value

```
value : value<sub>float</sub> ;
```

A floating-point number representing the leakage power value.

The following example defines the <code>leakage\_power</code> group and the <code>cell\_leakage\_power</code> simple attribute in a cell:

# **Example**

```
cell () {
    ...
    leakage_power () {
      when : "A" ;
      value : 2.0 ;
    }
    cell_leakage_power : 3.0 ;
}
```

# mode Complex Attribute

The mode attribute specifies the current mode of operation of the cell. Use this attribute in the <code>leakage\_power</code> group to define the leakage power in the specified mode.

```
mode (mode_name, mode_value) ;
Example
mode (rw, read) ;
```

# **lut Group**

A lut group defines a single variable that is then used to represent the lookup table value in the function attribute of a pin group. The lut group applies only to FPGA libraries.

# **Syntax**

```
library (name<sub>string</sub>) {
   cell (name<sub>string</sub>) {
     lut (name) {
          ...;
     }
  }
}
```

## **Example**

```
cell () {
    ...
    lut(L) {
        input_pins : "A B C D" ;
    }
    pin (Z) {
    ...
        function: "L" ;
    }
}
```

# input\_pins Simple Attribute

```
input pins : "name1 [name2 name3 ...]" ;
```

# mode\_definition Group

A mode definition group defines a set of modes of operation of a cell.

The power and timing requirements vary in different modes.

For more information about the <code>mode\_definition</code> group, see the Liberty User Guide, Vol. 1.

```
cell(cell_name) {
  mode_definition (mode_definition_name) {
    mode_value (mode_name) {
     when : "Boolean expression" ;
     sdf_cond : "Boolean expression" ;
  }
}
```

}

# Example

```
cell(example_cell) {
    ...
    mode_definition(rw) {
        mode_value(read) {
            when : "R";
            sdf_cond : "R == 1";
        }
        mode_value(write) {
            when : "!R";
            sdf_cond : "R == 0";
        }
    }
}
```

## **Groups**

mode value

# mode\_value Group

The mode\_value group defines a mode, and the condition for the mode to occur. When the condition evaluates to true, the cell operates in that mode.

## **Simple Attributes**

```
when sdf cond
```

### **Complex Attributes**

```
pg setting
```

#### when Simple Attribute

The when attribute specifies the logic condition for a cell to operate in a particular mode.

### **Syntax**

```
when : "Boolean expression" ;
```

#### **Example**

when: !R;

## sdf\_cond Simple Attribute

The sdf\_cond attribute supports Standard Delay Format (SDF) file generation and condition matching during back-annotation.

```
sdf_cond : "Boolean expression" ;
Example
sdf_cond: "R == 0" ;
```

# pg\_setting Complex Attribute

In PG pin power state models, the  $pg\_setting$  complex attribute specifies the power state of a cell mode by referencing a power state ( $psv\_name$ ) defined in the pg setting definition group of the cell.

You can define multiple pg\_setting attributes in a mode\_value group provided each of the pg\_setting attributes references a power state from a different pg setting definition group.

### **Syntax**

```
pg_setting (psd_name, psv_name);

Example

pg setting (psd1, psv1);
```

# pg\_setting\_definition Group

The  $pg\_setting\_definition$  group defines the following:

- The system power states (pg setting value group).
- The legality of transitions (pg\_setting\_transition group) between the system power states.
- · The default power state of the cell.
- The legality of undefined transitions.

```
cell (cell_name)
...
  pg_setting_definition(psd_name) {
    ...
  }
}
psd_name
```

Name of the pg\_setting\_definition group. The system power states must be mutually exclusive.

# **Example**

```
pg_setting_definition(psd1) {
    ...
}
```

#### **Simple Attributes**

```
default_pg_setting
illegal transition if undefined
```

#### Groups

```
pg_setting_value
pg_setting_transition
mode definition
```

# default\_pg\_setting Simple Attribute

The <code>default\_pg\_setting</code> attribute specifies a default power state to match when the explicitly defined power states do not completely cover the state space of the <code>pg\_setting\_definition</code> group. The default power state also acts as the initial power state of the <code>pg\_setting\_definition</code> group.

# **Syntax**

```
default_pg_setting : psv_name ;
psv_name is the name of a pg_setting_value group specified in the same
pg_setting_definition group.
```

#### **Example**

```
default pg setting : "psv1" ;
```

# illegal\_transition\_if\_undefined Simple Attribute

The <code>illegal\_transition\_if\_undefined</code> attribute, if set to <code>true</code>, means that all the undefined transitions in the <code>pg\_setting\_definition</code> group are illegal or invalid. By default, all undefined transitions are valid.

```
illegal_transition_if_undefined : true | false ;
Example
illegal transition if undefined : true ;
```

# pg\_setting\_value Group

The pg\_setting\_value group defines a system power state named psv\_name. Specify this group in the pg\_setting\_definition group.

# **Syntax**

```
pg_setting_value (psv_name) {
    ...
}
```

## Example

```
pg_setting_definition(psd) {
   pg_setting_value (psv1) {
      ...
   }
}
```

#### **Simple Attributes**

```
pg_pin_condition
pg setting condition
```

# **Complex Attributes**

```
pg_pin_active_state
pg setting active state
```

# pg\_pin\_condition Simple Attribute

The  $pg\_pin\_condition$  simple attribute specifies the logic condition when the system is in the power state named  $psv\_name$ . For a single-state PG pin, this condition evaluates to true when the PG pin is in the on state. For a multi-state PG pin, this condition evaluates to true whenever the PG pin is in the active state specified by the  $pg\_pin\_active\_state$  attribute.

#### **Syntax**

```
pg pin condition : Boolean expression of pg pin and signal pin;
```

#### Example

```
pg pin condition : "VDD * VDDS * !VSS";
```

#### pg setting condition Simple Attribute

The pg\_setting\_condition complex attribute specifies the logic condition when the system is in the power state, psv\_name. This condition evaluates to true whenever psd\_name2 is in the active state specified by the pg\_setting\_active\_state attribute.

```
pg_setting_condition : Boolean expression of psd_name2 & signal pin;
```

#### **Example**

```
pg setting condition : "P1 * P2" ;
```

# pg\_pin\_active\_state Complex Attribute

The pg\_pin\_active\_state complex attribute defines the active power supply state, pg\_state, for a specified PG pin. The attribute only applies to a multi-state power supply. For a PG pin with a single state, the pin is active when it is on.

# **Syntax**

```
pg_pin_active_state (pg_pin, pg_state);
```

#### **Example**

```
pg_pin_active_state (VDD, HV) ;
```

#### pg\_setting\_active\_state Complex Attribute

The pg\_setting\_active\_state complex attribute specifies the active system power state, psv\_name2, of another pg\_setting\_definition group (named psd\_name2) in the system power state, psv\_name.

# **Syntax**

```
pg_setting_active_state (psd_name2, psv_name2);
```

#### **Example**

```
pg setting active state (psd2, psv1);
```

# pg\_setting\_transition Group

The  $pg\_setting\_transition$  group specifies the legal and illegal transitions between the PG modes defined in the  $pg\_setting\_definition$  group.

# **Syntax**

```
pg_setting_transition (pst_name) {
    ...
}
pst name
```

Name you assign to the transition.

#### **Example**

```
pg_setting_transition (sleep) {
    ...
}
```

# **Simple Attributes**

```
is_illegal
start_setting
end setting
```

## is\_illegal Simple Attribute

The is\_illegal simple attribute specifies if the transition, pst\_name, is illegal. The default is false.

## **Syntax**

```
is_illegal : [ true | false ];
```

# Example

```
is_illegal : true ;
```

# start\_setting Simple Attribute

The start\_setting simple attribute specifies the power state from where the transition, pst\_name, starts.

### **Syntax**

```
start_setting : psv_name1;
```

#### **Example**

```
start setting : on;
```

#### end\_setting Simple Attribute

The end setting attribute specifies the power state where the transition, pst name, ends.

# **Syntax**

```
end_setting : psv_name2;
Example
```

#### •

```
end setting : sleep;
```

# pg\_pin Group

Use the  $pg\_pin$  group to specify power and ground pins. The library cells can have multiple  $pg\_pin$  groups. A  $pg\_pin$  group is mandatory for each cell. A cell must have at least one  $primary\_power$  pin specified in the  $pg\_type$  attribute and at least one  $primary\_ground$  pin specified in the  $pg\_type$  attribute.

# **Syntax**

```
cell (name<sub>string</sub>) {
    pg_pin (pg_pin_name<sub>string</sub>) {
        voltage_name : value<sub>id</sub>;
        pg_type : value<sub>enum</sub>;
    } /* end pg_pin */
...
}/* end cell */
```

#### **Simple Attributes**

```
voltage_name
pg_type
user_pg_type
physical_connection
related bias pin
```

# voltage\_name Simple Attribute

Use the <code>voltage\_name</code> attribute to specify an associated voltage. This attribute is optional in the <code>pg\_pin</code> group of a level-shifter cell not powered by the switching power domains, where the <code>pg\_pin</code> group has the <code>std\_cell\_main\_rail</code> attribute.

## **Syntax**

value

```
voltage_name : value<sub>id</sub> ;
```

A voltage defined in a library-level voltage map attribute.

#### **Example**

```
voltage name : VDD1 ;
```

# permit\_power\_down Simple Attribute

The permit\_power\_down attribute identifies the power pin of an isolation cell, that can be powered down.

```
permit power down : boolean expression ;
```

#### Boolean expression

Valid values are true or false. Setting the attribute value to true allows the power pin to be powered down in the isolation mode. The default is false.

#### **Example**

```
permit power down : true ;
```

# pg\_type Simple Attribute

Use the optional pg\_type attribute to specify the type of power and ground pin. The pg\_type attribute also supports back-bias modeling. The pg\_type attribute can have the following values: primary\_power, primary\_ground, backup\_power, backup\_ground, internal\_power, internal\_ground, pwell, nwell, deepnwell, and deeppwell. The pwell and nwell values specify regular wells, and the deeppwell and deepnwell values specify isolation wells.

# **Syntax**

```
pg_type : value<sub>enum</sub> ;
value
```

```
The valid values are primary_power, primary_ground, backup_power, backup_ground, internal_power, internal_ground, pwell, nwell, deepnwell, and deeppwell.
```

#### Example

```
pg type : primary power ;
```

# **Example of a 2-input NAND Cell With Virtual Bias Pins**

The following example shows a 2-input NAND cell with virtual bias pins to support backbias modeling.

```
library (sample_standard_cell_with bias_pin) {
...
  cell ( nand2 ) {
   pg_pin ( vdd ) {
     pg_type : primary_power ;
     ...
  }
  pg_pin ( vss ) {
     pg_type : primary_ground ;
     ...
  }
  pg_pin ( vpw ) {
     pg_type : pwell ;
     ...
  }
}
```

```
pg pin ( vnw ) {
   pg type : nwell ;
 pin ( A ) {
   direction : input;
   related power pin : "vdd" ;
   related ground pin : "vss" ;
   related bias pin : "vpw vnw";
 }
 pin (B) {
   direction : input;
   related_power pin : "vdd" ;
   related ground pin : "vss" ;
   related bias pin : "vpw vnw";
 }
 pin ( Z ) {
   direction : output;
   function : " !(A * B) " ;
   related power pin : "vdd" ;
   related_ground_pin : "vss" ;
   related_ bias_pin : "vpw vnw";
   power down function : "vdd' + vss + vnw' + vpw ";
 }
} /* end of cell group */
} /* end of library group*/
```

# **Example of a Level-Shifter Cell With Virtual Bias Pins**

The following example shows a level-shifter cell with virtual bias pins and two nwell regular wells for back-bias modeling.

# Chapter 2: cell and model Group Description and Syntax Group Statements

```
pg pin ( vnw1 ) {
 pg type : nwell ;
pg_pin ( vnw2 ) {
 pg type : nwell ;
pin ( I ) {
 direction : input;
 related power pin : vdd1
 related ground pin : vss
  related bias pin : "vnw1 vpw"
pin ( Z ) {
 direction : output;
  function : "I";
 related power pin : "vdd2" ;
 related ground pin : "vss" ;
  related bias pin : "vnw2 vpw";
 power down function : "!vdd1 + !vdd2 + vss + !vnw1 + !vnw2 + vpw";
}
   } /* End of cell group */
}/* End of library group */
```

# user\_pg\_type Simple Attribute

The user\_pg\_type optional attribute allows you to customize the type of power and ground pin that is used in a library. It accepts any string value, as shown:

```
pg_pin (pg_pin_name) {
   voltage_name : voltage_name;
   pg_type : primary_power | primary_ground |
   backup_power | backup_ground |
   internal_power | internal_ground;
   user_pg_type : user_pg_type_name;
}
```

### Example

The following example shows a pg pin library with the user pg type attribute specified.

```
pg_pin (A) {
   voltage_name : VDD1;
   pg_type : primary_power
   user_pg_type : my_pg_type;
}
```

# physical\_connection Simple Attribute

The physical\_connection attribute provides two possible values: device\_layer and routing\_pin. The device\_layer value specifies that the bias connection is physically external to the cell. In this case, the library provides biasing tap cells that connect through the device layers. The routing\_pin value specifies that the bias connection is inside a cell and is exported as a physical geometry and a routing pin. Macros with pin access generally use the routing\_pin value if the cell has bias pins with geometry that is visible in the physical view.

# Example

The following example shows virtual routing pin modeling, where the bias connection is physically external to the cell.

```
pg_pin(VDDS){
   voltage_name : VDDS;
   direction : input;
   pg_type : pwell | nwell | deepnwell | deeppwell;
   physical_connection : device_layer;
}
```

# related bias pin

The related\_bias\_pin attribute defines all bias pins associated with a power or ground pin within a cell. The related\_bias\_pin attribute is required only when the attribute is declared in a pin group but it does not specify a complete relationship between the bias pin and power and ground pin for a library cell.

The related\_bias\_pin attribute also defines all bias pins associated with a signal pin. To associate back-bias pins to signal pins, use the related\_bias\_pin attribute to specify one of the following pg\_type values: pwell, nwell, deeppwell, deeppwell.

#### **Example with a Power and Ground Pin**

The following example shows the association of a back-bias pin to a power and ground pin.

```
pg_pin(signal_pin) {
    related_power_pin : pg_pin_name ;
    related_ground_pin : pg_pin_name ;
    related_bias_pin : "bias_pin_name bias_pin_name ..." ;
}
```

#### **Example with a Signal Pin**

The following example shows the association of a back-bias pin to a signal pin.

```
pg_pin(pg_pin_name) {
    related_bias_pin : "bias_pin_name bias_pin_name ...";
}
```

# is\_insulated Simple Attribute

The  $is\_insulated$  attribute specifies that a substrate-bias PG pin has an insulated well. The default is false meaning the bias PG pin substrate is not an insulated well. It is defined in a  $pg\_pin$  group with the  $pg\_type$  attribute set to pwell, nwell, deeppwell, or deepnwell.

# **Syntax**

```
is insulated : Boolean expression ;
```

#### Boolean expression

Valid values are true and false.

#### Example

```
is insulated : true ;
```

# tied\_to Simple Attribute

The optional tied\_to attribute specifies the PG pin connected or tied to the substrate-bias PG pin.

#### **Syntax**

```
tied_to : pgpin_name ;
pgpin_name
```

The PG pin connected or tied to the substrate-bias PG pin.

#### **Example**

```
tied to : VDD1 ;
```

# preset\_condition Group

The preset\_condition group is a group of attributes for a condition check on the normal mode preset expression.

If preset is asserted during the restore operation, it needs to extend beyond the restore operation time period so that the flip-flop content can be successfully overwritten. Therefore, trailing-edge condition checks on preset pins might be needed.

```
preset_condition() {
    input : "Boolean_expression" ;
    required_condition : "Boolean_expression" ;
}
```

## **Simple Attributes**

```
input
required_condition
```

#### input Simple Attribute

The input attribute should be identical to the preset attribute in the ff group and defines how the asynchronous preset control is asserted.

### **Syntax**

```
input : "Boolean expression" ;
```

#### required\_condition Simple Attribute

The required\_condition attribute specifies the condition that the input attribute is required to be and is evaluated at the positive edge of the clocked\_on attribute in the clock\_condition group. If the expression evaluates to false, the cell is in an illegal state.

### **Syntax**

```
required condition : "Boolean expression" ;
```

# retention\_condition Group

The retention\_condition group includes attributes that specify the conditions for the retention cell to hold its state during the retention mode.

```
retention_condition() {
  power_down_function : "Boolean_expression" ;
  required_condition : "Boolean_expression" ;
}
```

#### Simple Attributes

```
power_down_function
required_condition
```

## power\_down\_function Simple Attribute

The <code>power\_down\_function</code> attribute specifies the Boolean condition for the retention cell to be powered down, that is, the primary power to the cell is shut down. When this Boolean condition evaluates to true, it triggers the evaluation of the control input conditions specified by the <code>required\_condition</code> attribute.

```
power down function : "Boolean expression" ;
```

#### **Example**

```
power down function : "!VDD + VSS" ;
```

#### required condition Simple Attribute

The required\_condition attribute specifies the control input conditions during the retention mode. These conditions are checked when the primary power to the retention cell is shut down. If these conditions are not met, the cell is considered to be in an illegal state.

#### Note:

Within the retention\_condition group, the power\_down\_function attribute by itself does not specify the retention mode of the cell. The conditions specified by the required\_condition attribute ensure that the retention control pin is in the correct state when the primary power to the cell is shut down.

# **Syntax**

```
required_condition : "Boolean_expression" ;
Example
required condition : "!CK * !RET" ;
```

# soft\_error\_rate Group

The <code>soft\_error\_rate</code> group is a lookup table that specifies the soft error rate (SER) for the cell. The table values must be greater than or equal to zero. You can specify this table for all cell types. The cell-level values override the library-level <code>default\_soft\_error\_rate</code> values. The table can be one-dimensional or two-dimensional.

#### **Syntax**

```
cell (cell_name) {
   soft_error_rate (template_name) {
    index_1 ( ... ) ;
    index_2 ( ... ) ;
   values ( ... ) ;
}
```

### index\_1 and index\_2 Complex Attributes

The <code>index\_1</code> attribute specifies the <code>altitude</code> index values at which the default cell SER is sampled. The unit is defined by the library-level <code>altitude</code> unit attribute.

The index\_2 attribute specifies the frequency index values at which the cell SER is sampled. The values must be greater than or equal to zero. The unit is defined by the

library-level time\_attribute attribute, as the frequency unit is the reciprocal of the time unit.

# values Complex Attribute

The values attribute specifies the cell SER values with respect to the index values.

# Example

```
default_soft_error_rate ( ser_temp ) {
  index_1 ( "1.6, 1.8" ) ; /* altitude 1.6 km, 1.8 km */
  index_2 ( "0.1, 0.2" ) ; /* frequency 100 MHz, 200 MHz */
  /* soft errors per 1 billion hours of operation */
  values ( "3.55, 3.65, 4.55, 4.65") ;
}
```

# statetable Group

The statetable group captures the function of more-complex sequential cells. It is defined in a cell group, model group, or test cell group.

The purpose of this group is to define a state table. A state table is a sequential lookup table. It takes an arbitrary number of inputs and their delayed values and an arbitrary number of internal nodes and their delayed values to form an index to new internal node values.

A sequential library cell can have only one state table. For a complete description of a state table and the <code>statetable</code> group format, see the "Describing Sequential Cells With the Statetable Format" section of the "Defining Sequential Cells" chapter in the *Synopsys Liberty User Guide*.

#### Note:

In the statetable group, table is a keyword.

#### **Syntax**

The following example shows a state table for a JK flip-flop with an active-low, direct-clear, and negative-edge clock:

## **Example**

```
statetable ("J K CN CD", "IQ") {
  table: "- - L : -: L,\
```

# Chapter 2: cell and model Group Description and Syntax Group Statements

```
- - ~F H : -: N,\
L L F H :L/H: L/H,\
H L F H : -: H,\
L H F H : -: L,\
H H F H :L/H: H/L";
```

# test\_cell Group

The test\_cell group is in a cell group or model group. It models only the nontest behavior of a scan cell, which is described by an ff, ff\_bank, latch, latch\_bank or statetable statement and pin function attributes.

# **Syntax**

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    test_cell () {
        ... test cell description ...
  }
  }
}
```

You do not need to give the test cell a name, because the test cell takes the name of the cell being defined.

#### **Groups**

```
ff (variable1_{id}, variable2_{id}) { } ff_bank (variable1_{id}, variable2_{string}, bits_{int}) { } latch (variable1_{id}, variable2_{id}) { } latch_bank (variable1_{id}, variable2_{id}, bits_{int}) {} pin (name_{id}) { } statetable ("input node names", "internal node names") { }
```

For more information about these groups, see the "Defining Sequential Cells" chapter in the *Synopsys Liberty User Guide*.

# ff Group

For a discussion of the ff group syntax, see ff Group on page 157.

#### ff\_bank Group

For a discussion of the ff bank group syntax, see ff bank Group on page 164.

#### latch Group

For a discussion of the latch group syntax, see latch Group on page 183.

### latch\_bank Group

For a discussion of the latch bank group syntax, see latch bank Group on page 187.

### pin Group in a test\_cell Group

Both test pin and nontest pin groups appear in pin groups within a test\_cell group, as shown:

```
library (name<sub>string</sub>) {
   cell (name<sub>string</sub>) {
     test_cell (name<sub>string</sub>) {
        pin (name<sub>string</sub> | name_list<sub>string</sub>) {
        ... pin description ...
     }
   }
}
```

These groups are similar to pin groups in a cell group or model group but can contain only direction, function, signal\_type, and test\_output\_only attributes. They cannot contain timing, capacitance, fanout, or load information.

# **Simple Attributes**

```
direction : input | output | inout ;
function : Boolean expression ;
signal_type: test_scan_in | test_scan_in_inverted |
  test_scan_out |test_scan_out_inverted |
  test_scan_enable| test_scan_enable_inverted |
  test_scan_clock | test_scan_clock_a |
  test_scan_clock_b | test_clock ;
  test_output_only : true | false ;
```

#### Group

```
statetable() { }
```

#### direction Attribute

The direction attribute states whether the pin being described is an input, output, or inout (bidirectional) pin. The default is input.

## **Syntax**

```
direction : input | output | inout ;
Example
direction : input ;
```

#### function Attribute

The function attribute reflects only the nontest behavior of a cell.

An output pin must have either a function attribute or a signal type attribute.

The function attribute in a pin group defines the value of an output pin or inout pin in terms of the input pins or inout pins in the cell group or model group. For more details about function, see the function Simple Attribute on page 132.

# **Syntax**

```
function : "Boolean expression" ;
```

# Boolean expression

Identifies the replaced cell.

### **Example**

```
function : "IQ" ;
```

# signal\_type Attribute

In a test cell group, signal type identifies the type of test pin.

# **Syntax**

```
signal type : "value";
```

Descriptions of the possible values for the signal type attribute follow:

```
test scan in
```

Identifies the scan-in pin of a scan cell. The scanned value is the same as the value present on the scan-in pin. All scan cells must have a pin with either the test scan in or the test scan in inverted attribute.

```
test scan in inverted
```

Identifies the scan-in pin of a scan cell as being of inverted polarity. The scanned value is the inverse of the value present on the scan-in pin.

For multiplexed flip-flop scan cells, the polarity of the scan-in pin is inferred from the latch or ff declaration of the cell itself. For other types of scan cells, clocked-scan, level-sensitive scan design (LSSD), and multiplexed flip-flop latches, it is not possible to give the ff or latch declaration of the entire scan cell. For these cases, you can use the test\_scan\_in\_inverted attribute in the cell where the scan-in pin appears in the latch or ff declarations for the entire cell.

#### test scan out

Identifies the scan-out pin of a scan cell. The value present on the scan-out pin is the same as the scanned value. All scan cells must have a pin with either a test scan out or a test scan out inverted attribute.

The scan-out pin corresponds to the output of the slave latch in the LSSD methodologies.

#### test scan out inverted

Identifies the scan-out of a test cell as having inverted polarity. The value on this pin is the inverse of the scanned value.

# test scan enable

Identifies the pin of a scan cell that, when high, indicates that the cell is configured in scan-shift mode. In this mode, the clock transfers data from the scan-in input to the scan-out input.

# test\_scan\_enable\_inverted

Identifies the pin of a scan cell that, when low, indicates that the cell is configured in scan-shift mode. In this mode, the clock transfers data from the scan-in input to the scan-out input.

### test scan clock

Identifies the test scan clock for the clocked-scan methodology. The signal is assumed to be edge-sensitive. The active edge transfers data from the scanin pin to the scan-out pin of a cell. The sense of this clock is determined by the sense of the associated timing arcs.

#### test scan clock a

Identifies the a clock pin in a cell that supports the single-latch LSSD, double-latch LSSD, clocked LSSD, or auxiliary clock LSSD methodologies. When the a clock is at the active level, the master latch of the scan cell can accept scanin data. The sense of this clock is determined by the sense of the associated timing arcs.

### test scan clock b

Identifies the b clock pin in a cell that supports the single-latch LSSD, clocked LSSD, or auxiliary clock LSSD methodologies. When the b clock is at the active level, the slave latch of the scan-cell can accept the value of the master latch. The sense of this clock is determined by the sense of the associated timing arcs.

#### test clock

Identifies an edge-sensitive clock pin that controls the capturing of data to fill scan-in test mode in the auxiliary clock LSSD methodology.

If an input pin is used in both test and nontest modes (such as the clock input in the multiplexed flip-flop methodology), do not include a signal\_type statement for that pin in the test cell pin definition.

If an input pin is used only in nontest mode and does not exist on the cell that it scans and replace, you must include a <code>signal\_type</code> statement for that pin in the <code>test\_cell</code> pin definition.

If an output pin is used in nontest mode, it needs a function statement. The signal\_type statement is used to identify an output pin as a scan-out pin. In a test\_cell group, the pin group for an output pin can contain a function statement, a signal\_type attribute, or both.

You do not have to define a function or signal\_type attribute in the pin group if the pin is defined in a previous test cell group for the same cell.

### **Example**

```
signal type : "test scan in" ;
```

# test\_output\_only Attribute

This attribute is an optional Boolean attribute that you can set for any output port described in statetable format.

For a flip-flop or latch, if a port is used for both function and test, you provide the functional description using the function attribute. If a port is used for test only, omit the function attribute.

For a state table, a port always has a functional description. Therefore, to specify that a port is for test only, set the test output only attribute to true.

#### **Syntax**

```
test_output_only : true | false ;
Example
test output only : true ;
```

# statetable Group

For a discussion of the statetable group syntax, see statetable Group on page 217.

# type Group

The type group, when defined within a cell, is a type definition local to the cell. It cannot be used outside of the cell.

### **Syntax**

```
cell (name<sub>string</sub>) {
  type (name<sub>string</sub>) {
    ... type description ...
  }
}
```

### **Simple Attributes**

```
base_type : array ;
bit_from : integer ;
bit_to : integer ;
bit_width : integer ;
data_type : bit ;
downto : Boolean ;
```

# base\_type Simple Attribute

The only valid base type value is *array*.

# **Example**

```
base type : array ;
```

### bit\_from Simple Attribute

The bit\_from attribute specifies the member number assigned to the most significant bit (MSB) of successive array members.

#### **Syntax**

value

```
bit_from : value<sub>int</sub> ;
```

Indicates the member number assigned to the MSB of successive array members. The default is 0.

#### **Example**

```
bit_from : 0 ;
```

# bit\_to Simple Attribute

The bit\_to attribute specifies the member number assigned to the least significant bit (LSB) of successive array members.

### **Syntax**

```
bit to : value int ;
```

#### value

Indicates the member number assigned to the LSB of successive array members. The default is 0.

### Example

```
bit to : 3 ;
```

# bit\_width Simple Attribute

The bit width attribute specifies the integer that designates the number of bus members.

# **Syntax**

```
bit_width : value<sub>int</sub> ;
```

value

Designates the number of bus members. The default is 1.

# Example

```
bit width : 4;
```

# data\_type Simple Attribute

Only the bit data type is supported.

### **Example**

```
data_type : bit ;
```

#### downto Simple Attribute

The downto attribute specifies a Boolean expression that indicates whether the MSB is high or low.

# **Syntax**

```
downto : true | false ;
true
```

Indicates that member number assignment is from high to low. The default is false (low to high).

Example 29 illustrates a type group statement in a cell.

### Example 29 type Group Within a Cell

```
cell (buscell4) {
  type (BUS4) {
```

# Chapter 2: cell and model Group Description and Syntax model Group

```
base_type : array ;
data_type : bit ;
bit_width : 4 ;
bit_from : 0 ;
bit_to : 3 ;
downto : true ;
}
```

# model Group

A model group is defined within a library group, as shown here:

# **Syntax**

```
library (name<sub>string</sub>) {
  model (name<sub>string</sub>) {
   ... model description ...
}
```

# **Attributes and Values**

A model group can include all the attributes that are valid in a cell group, as well as the two additional attributes described in this section. For information about the cell group attributes, see Attributes and Values on page 99.

## **Simple Attribute**

```
cell_name
```

#### **Complex Attribute**

short

# cell\_name Simple Attribute

The cell name attribute specifies the name of the cell within a model group.

#### **Syntax**

```
cell_name : "name<sub>string</sub>" ;

Example

model(modelA) {
  cell_name : "cellA";
  ...
}
```

# **short Complex Attribute**

The short attribute lists the shorted ports that are connected together by a metal or poly trace. These ports are modeled within a model group.

The most common example of a shorted port is a feedthrough, where an input port is directly connected to an output port and there is no active logic between these two ports.

### **Syntax**

```
short ("name_liststring");

Example
short(b, y);
```

Example 30 shows how to use a short attribute in a model group.

## Example 30 Using the short Attribute in a model Group

```
model(cellA) {
  area : 0.4;
  . . .
 short(b, y);
  short(c, y);
 short(b, c);
  pin(y) {
   direction : output;
    timing() {
      related pin : a;
  }
  pin(a) {
   direction : input;
    capacitance : 0.1;
  pin(b) {
   direction : input;
    capacitance : 0.1;
  pin(c) {
   direction : input;
    capacitance : 0.1;
    clock : true;
  }
}
```

# pin Group Description and Syntax

You can define a pin group within a cell, test cell, model, or bus group.

This chapter contains

- An example of the pin group syntax showing the attribute and group statements that you can use within the pin group
- Descriptions of the attributes and groups you can use in a pin group

# Syntax of a pin Group in a cell or bus Group

A pin group can include simple and complex attributes and group statements. In a cell or bus group, the syntax of a pin group is as follows:

```
library (name) {
  cell (name) {
    pin (name | name_list) {
        ... pin description ...
  }
  }
  cell (name) {
    bus (name) {
      pin (name | name_list) {
        ... pin description ...
    }
  }
  }
}
```

# **Simple Attributes**

Example 31 lists alphabetically a sampling of the attributes and groups that you can define within a pin group.

# Example 31 Attributes and Values in a pin Group

```
/* Simple Attributes in a pin Group */
alive during partial power down : true | false;
```

### Chapter 3: pin Group Description and Syntax Syntax of a pin Group in a cell or bus Group

```
alive during power up : true | false ;
always on : true | false ;
antenna_diode_type: power | ground | power_and_ground; antenna_diode_related_ground_pins: "ground_pin1 ground_pin2"; antenna_diode_related_power_pins: "power_pin1 power_pin2";
bit_width : integer ; /* bus cells */
capacitance : float ;
clamp_0 function : "Boolean expression";
clamp_1 function : "Boolean expression";
clamp_latch_function : "Boolean expression";
clamp_z_function : "Boolean expression" ;
clock : true | false ;
clock_gate_clock_pin : true | false ;
clock_gate_enable_pin : true | false ;
clock_gate_test_pin : true | false ;
clock gate obs pin : true | false ;
clock_gate_out_pin : true | false ;
clock_isolation_cell_clock_pin : true | false ;
complementary_pin : "string";
connection_class : "name1 [name2 name3 ...]";
direction : input | output | inout | internal ;
dont_fault : sa0 | sa1 | sao1 ;
drive current : float ;
driver_type : pull_up | pull_down | open_drain | open_source | bus_hold |
  resistive |
resistive 0 | resistive 1 ;
fall capacitance : float ;
fall_current_slope_after_threshold : float ;
fall_current_slope_before_threshold : float ;
fall_time_after_threshold : float ;
fall time before threshold : float ;
fanout_load : float ;
fault_model : "two-value string" ;
function : "Boolean expression" ;
has builtin_pad : Boolean expression ;
hysteresis : true | false ;
illegal_clamp_condition : "Boolean expression" ;
input_map : "name<sub>string</sub> | name_list" ;
input_signal_level : string ;
input_voltage : string ;
internal node : namestring ; /* Required in statetable cells */
inverted_output : true | false ;/* Required in statetable cells */
is_pad : true | false ;
is_unconnected : true | false ;
max_capacitance : float ;
max fanout : float ;
max_input_delta_overdrive high : float ;
max_input_delta_underdrive_high : float ; max_transition : float ;
min capacitance : float;
min fanout : float ;
min period : float ;
min_pulse_width_high : float ;
min_pulse_width_low : float ;
min_transition : float ;
multicell pad pin : true | false ;
nextstate_type : data | preset | clear | load | scan in | scan enable ;
output_signal_level : string ;
output_signal_level high : float ;
output_signal_level_low : float ;
output voltage : string ;
```

```
pin func type : clock enable | active high | active low | active rising |
active_falling;
prefer_tied: "0" | "1";
primary_output : true | false ;
pulling_current : current value ;
pulling resistance : resistance value;
restore action : L | H | R | F;
restore_edge_type : edge_trigger | leading | trailing ;
rise_capacitance : float ;
rise_current_slope after threshold : float ;
rise current slope before threshold : float ;
rise time after threshold: float;
rise_time_before_threshold : float ;
save_action : L | H | R | F ;
signal_type : test_scan_in | test_scan_in_inverted | test_scan_out |
         test scan out inverted | Test scan enable |
         test scan enable inverted | test scan clock |
test_scan_clock a | test_scan_clock b | test_clock;
slew_control : low | medium | high | none;
state function : "Boolean expression" ;
test output only : true | false ;
three state: "Boolean expression"
x function : "Boolean expression" ;
  /* Complex Attributes in a pin Group */
fall capacitance range (float, float);
rise capacitance range (float, float);
  /* Group Statements in a pin Group */
electromigration () { }
input_ccb (string) {
internal_power ()
max trans () {
min pulse width ()
minimum period ()
output_ccb (string) { }
timing () {
tlatch () {}
             { }
```

# alive\_during\_partial\_power\_down Simple Attribute

The alive\_during\_partial\_power\_down attribute indicates that the pin with this attribute is active while the isolation cell is partially powered down, and the UPF isolation supply set is used for the power reference instead of the power and ground rails.

### Syntax

```
alive during partial power down : boolean expression ;
```

### Boolean expression

Valid values are true or false. The default is false.

#### **Example**

```
alive during partial power down : true ;
```

# alive\_during\_power\_up Simple Attribute

The optional <code>alive\_during\_power\_up</code> attribute specifies an active data pin that is powered by a more always-on supply. The default is <code>false</code>. If set to <code>true</code>, it indicates that the data pin is active while its related power pin is active.

You can specify this attribute only in a pin group where the isolation\_cell\_data\_pin or the level shifter data pin attribute is set to true.

# **Syntax**

```
alive during power up : Boolean expression ;
```

### Boolean expression

Valid values are true and false.

#### **Example**

```
alive during power up : true ;
```

# always\_on Simple Attribute

The always\_on simple attribute models always-on cells or signal pins. Specify the attribute at the cell level to determine whether a cell is an always-on cell. Specify the attribute at the pin level to determine whether a pin is an always-on signal pin.

# **Syntax**

```
always on : Boolean expression ;
```

#### Boolean expression

Valid values are true and false.

#### **Example**

```
always on : true ;
```

# antenna\_diode\_related\_ground\_pins Simple Attribute

For an antenna-diode cell, the <code>antenna\_diode\_related\_ground\_pins</code> attribute specifies the related ground pin of the cell. Apply the <code>antenna\_diode\_related\_ground\_pins</code> attribute to the input pin of the cell.

For a cell with a built-in antenna-diode pin or port, the

antenna\_diode\_related\_ground\_pins attribute specifies the related ground pins for the antenna-diode pin. Apply the antenna\_diode\_related\_ground\_pins attribute to the antenna-diode pin.

### **Syntax**

```
antenna_diode_related_ground_pins : "ground_pin1 ground_pin2";
```

#### **Example**

```
antenna diode related ground pins : "VSS1 VSS2" ;
```

# antenna\_diode\_related\_power\_pins Simple Attribute

For an antenna-diode cell, the <code>antenna\_diode\_related\_power\_pins</code> attribute specifies the related power pin of the antenna-diode cell. Apply the <code>antenna\_diode\_related\_power\_pins</code> attribute to the input pin of the cell.

For a cell with a built-in antenna-diode pin or port, the

antenna\_diode\_related\_power\_pins attribute specifies the related power pins for the antenna-diode pin. Apply the antenna\_diode\_related\_power\_pins attribute to the antenna-diode pin.

# **Syntax**

```
antenna_diode_related_power_pins : "power_pin1 power_pin2" ;
```

### **Example**

```
antenna diode related power pins : "VDD1 VDD2" ;
```

# antenna\_diode\_type Simple Attribute

The antenna\_diode\_type attribute specifies the type of pin in a macro cell. Valid values are power, ground, and power and ground.

#### Note:

You can specify the pin-level <code>antenna\_diode\_type</code> attribute only for a macro cell.

### **Syntax**

```
antenna diode type : power | ground | power and ground ;
```

#### **Example**

```
antenna diode type : power ;
```

# bit\_width Simple Attribute

The bit width attribute designates the number of bus members. The default is 1.

#### **Syntax**

```
bit width : integer ;
```

### **Example**

```
bit width : 4 ;
```

# capacitance Simple Attribute

The capacitance attribute defines the load of an input, output, inout, or internal pin.

### **Syntax**

```
capacitance : value<sub>float</sub> ;
value
```

A floating-point number in units consistent with other capacitance specifications throughout the library. Typical units of measure for capacitance include picofarads and standardized loads.

### **Example**

The following example defines the A and B pins in an AND cell, each with a capacitance of one unit.

```
cell (AND) {
   area : 3 ;
   pin (A,B) {
      direction : input ;
      capacitance : 1 ;
   }
}
```

# clamp\_0\_function Simple Attribute

The clamp\_0\_function attribute specifies the input condition for the enable pins of an enable level-shifter or isolation cell when the output clamps to 0.

#### Syntax

```
clamp_0_function : "Boolean expression" ;
Example
clamp_0_function : "!EN1 * EN2" ;
```

# clamp\_1\_function Simple Attribute

The clamp\_1\_function attribute specifies the input condition for the enable pins of an enable level-shifter or isolation cell when the output clamps to 1.

#### **Syntax**

```
clamp_1_function : "Boolean expression" ;
```

### **Example**

```
clamp 1 function : "EN1 * !EN2" ;
```

# clamp\_z\_function Simple Attribute

The clamp\_z\_function attribute specifies the input condition for the enable pins of an enable level-shifter or isolation cell when the output clamps to z.

# **Syntax**

```
clamp_z_function : "Boolean expression" ;
Example
clamp z function : "EN1 * EN2" ;
```

# clamp\_latch\_function Simple Attribute

The clamp\_latch\_function attribute specifies the input condition for the enable pins of an enable level-shifter or isolation cell when the output clamps to the previously latched value.

# **Syntax**

```
clamp_latch_function : "Boolean expression" ;
Example
clamp_latch_function : "!EN1 * !EN2" ;
```

#### Note:

The Boolean expressions of the <code>clamp\_0\_function</code>, <code>clamp\_1\_function</code>, <code>clamp\_z\_function</code>, <code>clamp\_latch\_function</code>, and <code>illegal\_clamp\_condition</code> attributes must be mutually exclusive.

# **clock Simple Attribute**

The clock attribute indicates whether an input pin is a clock pin.

### **Syntax**

```
clock : true | false ;
```

The true value specifies the pin as a clock pin. The false value specifies the pin as not a clock pin, even though it might have the clock characteristics.

#### Example

The following example defines pin CLK2 as a clock pin.

Chapter 3: pin Group Description and Syntax Syntax of a pin Group in a cell or bus Group

```
pin(CLK2) {
  direction : input ;
  capacitance : 1.0 ;
  clock : true ;
}
```

# clock\_gate\_clock\_pin Simple Attribute

The clock gate clock pin attribute identifies an input pin connected to a clock signal.

# **Syntax**

```
clock gate clock pin : true | false ;
```

A true value labels the pin as a clock pin. A false value labels the pin as not a clock pin.

# **Example**

```
clock gate clock pin : true ;
```

# clock\_gate\_enable\_pin Simple Attribute

The clock\_gate\_enable\_pin attribute identifies an input port connected to an enable signal for nonintegrated clock-gating cells and integrated clock-gating cells.

# **Syntax**

```
clock gate enable pin : true | false ;
```

A true value labels the input port pin connected to an enable signal for nonintegrated and integrated clock-gating cells. A false value labels the input port pin connected to an enable signal as *not* for nonintegrated and integrated clock-gating cells.

#### **Example**

```
clock gate enable pin : true ;
```

For nonintegrated clock-gating cells, you can set the <code>clock\_gate\_enable\_pin</code> attribute to true on only one input port of a 2-input AND, NAND, OR, or NOR gate. If you do so, the other input port is the clock.

# clock\_gate\_test\_pin Simple Attribute

The <code>clock\_gate\_test\_pin</code> attribute identifies an input pin connected to a test\_mode or scan\_enable signal.

#### **Syntax**

```
clock gate test pin : true | false ;
```

A true value labels the pin as a test (test\_mode or scan\_enable) pin. A false value labels the pin as not a test pin.

# **Example**

```
clock gate test pin : true ;
```

# clock\_gate\_obs\_pin Simple Attribute

The clock\_gate\_obs\_pin attribute identifies an output pin connected to an observability signal.

# **Syntax**

```
clock gate obs pin : true | false ;
```

A true value labels the pin as an observability pin. A false value labels the pin as not an observability pin.

# **Example**

```
clock gate obs pin : true ;
```

# clock\_gate\_out\_pin Simple Attribute

The clock\_gate\_out\_pin attribute identifies an output port connected to an enable\_clock signal.

#### **Syntax**

```
clock_gate_out_pin : true | false ;
```

A true value labels the pin as an out (enable\_clock) pin. A false value labels the pin as not an out pin.

#### Example

```
clock gate out pin : true ;
```

# clock\_isolation\_cell\_clock\_pin Simple Attribute

The <code>clock\_isolation\_cell\_clock\_pin</code> attribute identifies an input clock pin of a clock-isolation cell. The default is <code>false</code>.

#### **Syntax**

```
clock_isolation_cell_clock_pin : true | false ;
```

# Example

```
clock isolation cell clock pin : true ;
```

# complementary\_pin Simple Attribute

The complementary\_pin attribute supports differential I/O. Differential I/O assumes the following:

- When the noninverting pin equals 1 and the inverting pin equals 0, the signal gets logic 1.
- When the noninverting pin equals 0 and the inverting pin equals 1, the signal gets logic 0.

Use the <code>complementary\_pin</code> attribute to identify the differential input inverting pin with which the noninverting pin is associated and from which it inherits timing information and associated attributes.

For information on the connection\_class attribute, see connection\_class Simple Attribute on page 236.

# **Syntax**

```
complementary_pin : "value_{string}" ;
```

#### value

Identifies the differential input data inverting pin whose timing information and associated attributes the noninverting pin inherits. Only one input pin is modeled at the cell level. The associated differential inverting pin is defined in the same pin group as the noninverting pin.

For details on the fault\_model attribute that you use to define the value when both the complementary pins are driven to the same value, see fault\_model Simple Attribute on page 247.

#### Example

```
cell (diff_buffer) {
    ...
    pin (A) {      /* noninverting pin /
        direction : input ;
        complementary_pin : ("DiffA") /* inverting pin /
    }
}
```

# connection\_class Simple Attribute

The <code>connection\_class</code> attribute defines design rules for connections between cells. Only pins with the same connection class can be legally connected.

# **Syntax**

```
connection class : "name1 [name2 name3 ... ]" ;
```

#### name

A name or names of your choice for the connection class. You can assign multiple connection classes to a pin by separating the connection class names with spaces.

# **Example**

```
connection class : "internal" ;
```

# data\_in\_type Simple Attribute

In a pin group, the data\_in\_type attribute specifies the type of input data defined by the data in attribute in a latch or latch bank group.

#### Note:

The Boolean expression of the data\_in attribute must include the pin with the data in type attribute.

### **Syntax**

```
data_in_type : data | preset | clear | load ;
data
```

Identifies the pin as a synchronous data pin. This is the default value.

preset

Identifies the pin as a synchronous preset pin.

clear

Identifies the pin as a synchronous clear pin.

load

Identifies the pin as a synchronous load pin.

# **Example**

```
cell(new_cell) {
  latch (IQ, IQN) {
    enable : "(!ENN)";
    data_in : "D";
    clear : "(!RN)";
  }
  pin(D) {
    direction : input;
    data_in_type : preset;
    ...
  }
  ...
```

}

# direction Simple Attribute

The direction attribute declares a pin as being an input, output, inout (bidirectional), or internal pin. The default is input.

### **Syntax**

```
direction : input | output | inout | internal ;
```

# Example

In the following example, both A and B in the AND cell are input pins; Y is an output pin.

```
cell (AND) {
  area : 3 ;
  pin (A,B) {
    direction : input ;
  }
  pin (Y) {
    direction : output ;
  }
}
```

# dont\_fault Simple Attribute

The dont fault attribute is a string ("stuck at") that you can set on a library cell or pin.

#### **Syntax**

```
dont_fault : sa0 | sa1 | sa01 ;
Example
```

```
dont fault : sa0;
```

The dont fault attribute can also be defined in the cell group.

# drive\_current Simple Attribute

The drive current attribute defines the drive current strength for the pad pin.

### **Syntax**

```
drive_current : valuefloat ;
```

#### value

A floating-point number that represents the drive current the pad supplies in the units defined with the <code>current\_unit</code> library-level attribute.

### **Example**

```
drive current : 5.0 ;
```

# driver\_type Simple Attribute

The driver\_type attribute tells the VHDL library generator to use a special pin-driving configuration for the pin during simulation.

To support pull-up and pull-down circuit structures, the Liberty models for I/O pad cells support pull-up and pull-down driver information using the <code>driver\_type</code> attribute with the values <code>pull\_up</code> or <code>pull\_down</code>. Liberty syntax also supports conditional (programmable) pull-up and pull-down driver information for I/O pad cells. For more information about programmable driver types, see Programmable Driver Type Functions on page 241.

### **Syntax**

The pin is connected to power through a resistor. If it is a three-state output pin, it is in the Z state and its function is evaluated as a resistive 1 (H). If it is an input or inout pin and the node to which it is connected is in the Z state, it is considered an input pin at logic 1 (H). For a pull-up cell, the pin constantly stays at logic 1 (H).

#### pull down

The pin is connected to ground through a resistor. If it is a three-state output pin, it is in the Z state and its function is evaluated as a resistive 0 (L). If it is an input or inout pin and the node to which it is connected is in the Z state, it is considered an input pin at logic 0 (L). For a pull-down cell, the pin constantly stays at logic 0 (L).

### open drain

The pin is an output pin without a pull-up transistor. Use this driver type only for off-chip output or inout pins representing pads. The pin goes to high impedance (Z) when its function is evaluated as logic 1.

#### open source

The pin is an output pin without a pull-down transistor. Use this driver type only for off-chip output or inout pins representing pads. The pin goes to high impedance (Z) when its function is evaluated as logic 0.

### bus hold

The pin is a bidirectional pin on a bus holder cell. The pin holds the last logic value present at that pin when no other active drivers are on the associated net. Pins with this driver type cannot have function or three state statements.

#### resistive

The pin is an output pin connected to a controlled pull-up or pull-down transistor with a control port EN. When EN is disabled, the pull-up or pull-down transistor is turned off and has no effect on the pin. When EN is enabled, a functional value of 0 evaluated at the pin is turned into a weak 0, and a functional value of 1 is turned into a weak 1, but a functional value of Z is not affected.

### resistive 0

The pin is an output pin connected to power through a pull-up transistor that has a control port EN. When EN is disabled, the pull-up transistor is turned off and has no effect on the pin. When EN is enabled, a functional value of 1 evaluated at the pin turns into a weak 1, but a functional value of 0 or Z is not affected.

#### resistive 1

The pin is an output pin connected to ground through a pull-down transistor that has a control port EN. When EN is disabled, the pull-down transistor is turned off and has no effect on the pin. When EN is enabled, a functional value of 0 evaluated at the pin turns into a weak 0, but a functional value of 1 or Z is not affected.

Table 17 lists the driver types, their signal mappings, and the applicable pin types.

Table 17 Pin Driver Types

| Driver type | Signal<br>mapping | Pin     |
|-------------|-------------------|---------|
| pull_up     | 01Z->01H          | in, out |
| pull_down   | 01Z->01L          | in, out |
| open_drain  | 01Z->0ZZ          | out     |
| open_source | 01Z->0Z1Z         | out     |
| bus_hold    | 01Z->01S          | inout   |
| resistive   | 01Z->LHZ          | out     |
| resistive_0 | 01Z->0HZ          | out     |
| resistive_1 | 01Z->L1Z          | out     |
|             |                   |         |

Keep the following concepts in mind when interpreting Table 17.

- The signal modifications a driver\_type attribute defines divide into two categories, transformation and resolution.
  - Transformation specifies an actual signal transition from 0/1 to L/H/Z. This signal transition performs a function on an input signal and requires only a straightforward mapping.
  - Resolution resolves the value Z on an existing circuit node without actually performing a function and implies a constant (0/1) signal source as part of the resolution.

In Table 17, the pull\_up, pull\_down, and bus\_hold driver types define a resolution scheme. The remaining driver types define transformations.

Example 32 describes an output pin with a pull-up resistor and the bidirectional pin on a bus hold cell.

### Example 32 Pin Driver Type Specifications

```
cell (bus) {
  pin(Y) {
    direction : output ;
    driver_type : pull_up ;
    pulling_resistance : 10000 ;
    function : "IO" ;
    three_state : "OE" ;
  }
} cell (bus_hold) {
  pin(Y) {
    direction : inout ;
    driver_type : bus_hold ;
  }
}
```

Bidirectional pads often require one driver type for the output behavior and another driver type associated with the input behavior. In such a case, define multiple driver types in one driver type attribute, as shown here:

```
driver type : open drain pull up ;
```

# Note:

An n-channel open-drain pad is flagged with <code>open\_drain</code>, and a p-channel open-drain pad is flagged with <code>open source</code>.

#### **Programmable Driver Type Functions**

Liberty syntax also supports conditional (programmable) pull-up and pull-down driver information for I/O pad cells. The programmable pin syntax has been extended to

driver\_type attribute values, such as bus\_hold, open\_drain, open\_source, resistive, resistive 0, and resistive 1.

# **Syntax**

The following syntax supports programmable driver types in I/O pad cell models. Unlike the nonprogrammable driver type support, the programmable driver type support allows you to specify more than one driver type within a pin.

```
pin (pin_name) { /* programmable driver type pin */
    ...
    pull_up_function : "function string";
    pull_down_function : "function string";
    bus_hold_function : "function string";
    open_drain_function : "function string";
    open_source_function : "function string";
    resistive_function : "function string";
    resistive_0_function : "function string";
    resistive_1_function : "function string";
    ...
}
```

The functions in Table 18 have been introduced on top of (as an extension of) the existing driver\_type attribute to support programmable pins. These driver type functions help model the programmable driver types. The same rules that apply to nonprogrammable driver types also apply to these functions.

Table 18 Programmable Driver Type Functions

| Programmable driver type | Applicable on pin types |
|--------------------------|-------------------------|
| pull_up_function         | Input, output and inout |
| pull_down_function       | Input, output and inout |
| bus_hold_function        | Inout                   |
| open_drain_function      | Output and inout        |
| open_source_function     | Output and inout        |
| resistive_function       | Output and inout        |
| resistive_0_function     | Output and inout        |
| resistive_1_function     | Output and inout        |

#### **Programmable Driver Type Example**

The following example models a programmable driver type in a I/O pad cell.

### Chapter 3: pin Group Description and Syntax Syntax of a pin Group in a cell or bus Group

```
library(cond pull updown example) {
delay model : table lookup;
time unit : 1ns;
voltage unit : 1V;
capacitive_load_unit (1.0, pf);
current unit : 1mA;
cell(conditional PU PD) {
    dont touch : true ;
    dont use : true ;
   pad cell : true ;
   pin(IO) {
       drive current : 1;
       min capacitance : 0.001;
       min_transition : 0.0008;
       max capacitance : 30 ;
       max_fanout : 2644 ;
       function : "(A*ETM')+(TA*ETM)";
three_state : "(TEN*ETM')+(EN*ETM)";
                 pull up function : "(!P1 * !P2)";
       pull down function : "( P1 * P2)";
       capacitance
                   : 2.06649 ;
        timing() {
           related pin : "IO A ETM TEN TA" ;
           cell rise(scalar) {
              values("0" ) ;
           rise transition(scalar) {
              values("0" ) ;
           cell fall(scalar) {
               values("0" ) ;
           fall transition(scalar) {
               }
        timing() {
           timing type : three state disable;
           related pin : "EN ETM TEN";
           cell rise(scalar) {
               _values("0" ) ;
           rise transition(scalar) {
               cell fall(scalar) {
              values("0" ) ;
           }
```

# Chapter 3: pin Group Description and Syntax Syntax of a pin Group in a cell or bus Group

```
fall transition(scalar) {
              ______values("0" ) ;
         }
 pin(ZI) {
   direction : output;
       function : "IO" ;
       timing() {
           related pin : "IO" ;
            cell rise(scalar) {
               }
           rise transition(scalar) {
               values("0");
            cell fall(scalar) {
               values("0");
            }
            fall transition(scalar) {
               ______values("0" ) ;
         }
 pin(A) {
   direction : input;
   capacitance : 1.0;
 pin(EN) {
   direction : input;
   capacitance : 1.0;
 pin(TA) {
   direction : input;
   capacitance : 1.0;
 pin(TEN) {
   direction : input;
   capacitance : 1.0;
 pin(ETM) {
   direction : input;
   capacitance : 1.0;
 pin(P1) {
   direction : input;
   capacitance : 1.0;
 pin(P2) {
   direction : input;
   capacitance : 1.0;
\} /* End cell conditional PU PD */
```

```
} /* End Library */
```

# driver\_waveform Simple Attribute

The driver\_waveform attribute specified at the pin level is the same as the driver\_waveform attribute specified at the cell level. For more information, see driver waveform Simple Attribute on page 107.

# driver\_waveform\_rise and driver\_waveform\_fall Simple Attributes

The driver\_waveform\_rise and driver\_waveform\_fall attributes specified at the pin level are the same as the driver\_waveform\_rise and driver\_waveform\_fall attributes specified at the cell level. For more information, see driver\_waveform\_rise and driver\_waveform\_fall Simple Attributes on page 108.

# fall\_capacitance Simple Attribute

Defines the load for an input and input pin when its signal is falling.

Setting a value for the fall\_capacitance attribute requires that a value for rise\_capacitance also be set, and setting a value for rise\_capacitance attribute requires that a value for the fall capacitance also be set.

# **Syntax**

```
fall_capacitance : float ;
```

#### float

A floating-point number that represents the internal fanout of the input pin. Typical units of measure for fall\_capacitance include picofarads and standardized loads.

#### **Example**

The following example defines the A and B pins in an AND cell, each with a fall\_capacitance of one unit, a rise\_capacitance of two units, and a capacitance of two units.

```
cell (AND) {
  area : 3 ;
  pin (A,B) {
    direction : input ;
    fall_capacitance : 1 ;
    rise_capacitance : 2 ;
    capacitance : 2 ;
}
```

# fall\_current\_slope\_after\_threshold Simple Attribute

The fall\_current\_slope\_after\_threshold attribute represents a linear approximation of the change in current with respect to time, from the point at which the rising transition reaches the threshold to the end of the transition.

# **Syntax**

```
fall_current_slope_after_threshold : valuefloat ;
value
```

A floating-point number that represents the change in current.

# Example

```
fall current slope after threshold: 0.07;
```

# fall\_current\_slope\_before\_threshold Simple Attribute

The fall\_current\_slope\_before\_threshold attribute represents a linear approximation of the change in current with respect to time from the beginning of the falling transition to the threshold point.

# **Syntax**

```
fall_current_slope_before_threshold : value<sub>float</sub> ;
value
```

A floating-point number that represents the change in current.

#### **Example**

```
fall current slope before threshold : -0.14;
```

# fall time after threshold Simple Attribute

The fall\_time\_after\_threshold attribute gives the time interval from the threshold point of the falling transition to the end of the transition.

# **Syntax**

```
fall_time_after_threshold : value<sub>float</sub> ;
value
```

A floating-point number that represents the time interval.

# Example

```
fall time after threshold: 1.8;
```

# fall\_time\_before\_threshold Simple Attribute

The fall\_time\_before\_threshold attribute gives the time interval from the beginning of the falling transition to the point at which the threshold is reached.

# **Syntax**

```
fall\_time\_before\_threshold : value_{float} ; value
```

A floating-point number that represents the time interval.

### **Example**

```
fall time before threshold: 0.55;
```

# fanout\_load Simple Attribute

The fanout load attribute gives the internal fanout load for an input pin.

### **Syntax**

```
fanout_load : value<sub>float</sub> ;
value
```

A floating-point number that represents the internal fanout of the input pin. There are no fixed units for fanout\_load. Typical units are standard loads or pin count.

#### Example

```
pin (B) {
   direction : input ;
   fanout_load : 2.0 ;
}
```

# fault\_model Simple Attribute

The differential I/O feature enables an input noninverting pin to inherit the timing information and all associated attributes of an input inverting pin in the same pin group designated with the complementary pin attribute.

The fault\_model attribute defines a two-value string when both differential inputs are driven to the same value. The first value represents the value when both input pins are at logic 0, and the second value represents the value when both input pins are at logic 1.

The <code>fault\_model</code> attribute, which is used only by DFT Compiler, is optional. If you enter a <code>fault\_model</code> attribute, use the <code>complementary\_pin</code> attribute to designate the inverted input pin associated with the noninverting pin.

For details on the complementary\_pin attribute, see complementary\_pin Simple Attribute on page 236.

### **Syntax**

```
fault model : "two-value string" ;
```

### two-value string

Two values that define the value of the differential signals when both inputs are driven to the same value. The first value represents the value when both input pins are at logic 0; the second value represents the value when both input pins are at logic 1. Valid values for the two-value string are any two-value combinations made up of 0, 1, and x.

If you do not enter a fault\_model attribute value, the signal pin value goes to x when both input pins are 0 or 1.

### **Example**

```
cell (diff_buffer) {
    ...
    pin (A) { /* noninverting pin /
        direction : input ;
        complementary_pin : ("DiffA")
        fault_model : "1x" ;
    }
}
```

| Pin A (noninverting pin) | DiffA (complementary_pin) | Resulting signal pin value |
|--------------------------|---------------------------|----------------------------|
| 1                        | 0                         | 1                          |
| 0                        | 1                         | 0                          |
| 0                        | 0                         | 1                          |
| 1                        | 1                         | x                          |

# function Simple Attribute

The function attribute describes the value of a pin or bus.

### **Pin Names as function Statement Arguments**

The function attribute in a pin group defines the value of an output pin or inout pin in terms of the input pins or inout pins in the cell group.

### **Syntax**

```
function : "Boolean expression" ;
```

Table 19 lists the valid Boolean operators in a function statement. The precedence of the operators is left to right, with inversion performed first, then XOR, then AND, then OR.

Table 19 Valid Boolean Operators

| Operator | Description                 |  |
|----------|-----------------------------|--|
| 1        | invert previous expression  |  |
| !        | invert following expression |  |
| ٨        | logical XOR                 |  |
| *        | logical AND                 |  |
| &        | logical AND                 |  |
| space    | logical AND                 |  |
| +        | logical OR                  |  |
| 1        | logical OR                  |  |
| 1        | signal tied to logic 1      |  |
| 0        | signal tied to logic 0      |  |

The following example describes pin Q with the function A OR B.

# Example

```
pin(Q) {
  direction : output ;
  function : "A + B" ;
}
```

#### Note:

Pin names beginning with a number, and pin names containing special characters, must be enclosed in double quotation marks preceded by a backslash (\), as shown here:

```
function : " \"1A\" + \"1B\" ";
```

The absence of a backslash causes the quotation marks to terminate the function statement.

The following function statements all describe 2-input multiplexers.

```
function : "A S + B S'";
function : "A & S | B & !S";
function : "(A * S) + (B * S')";
```

The parentheses are optional. The operators and operands are separated by spaces.

#### **Grouped Pins in a function Statement**

Grouped pins can be used as variables in the function attribute statement. See bundle Group on page 129 and bus Group on page 136. Also see the "Defining Core Cells" and "Defining Sequential Cells" chapters in the *Liberty User Guide*, *Vol.* 1.

In function attribute statements that use bus or bundle names, all the variables must be either buses or bundles of the same width, or a single bus pin.

The range for the buses or bundles is valid if the range you define contains the same number of members (pins) as the other buses or bundles in the same expression. You can reverse the bus order by listing the member numbers in reverse (high:low) order.

When the function attribute of a cell with group input pins is a combinational logic function of grouped variables only, the logic function is expanded to apply to each set of output grouped pins independently. For example, if A, B, and Z are defined as buses of the same width and the function statement for output Z is

```
function : "(A & B)" ;
the function for Z[0] is interpreted as
function : "(A[0] & B[0])" ;
and the function for Z[1] is interpreted as
function : "(A[1] & B[1])" ;
```

If a bus and a single pin are in the same function attribute, the single pin is distributed across all members of the bus. For example, if A and Z are buses of the same width, B is a single pin, and the function statement for the Z output is

```
function : "(A & B)"; the function for Z[0] is interpreted as function : "(A[0] & B)"; Likewise, the function for Z[1] is interpreted as function : "(A[1] & B)";
```

# has\_builtin\_pad Simple Attribute

Use this attribute in the case of an FPGA containing an ASIC core connected to the chip's port. When set to true, this attribute specifies that an output pin has a built-in pad, which prevents pads from being inserted on the net connecting the pin to the chip's port.

### **Syntax**

```
has_builtin_pad : Boolean ;
Example
has builtin pad : true ;
```

# has\_pass\_gate Simple Attribute

The has\_pass\_gate simple Boolean attribute can be defined in a pin group to indicate whether the pin is internally connected to at least one pass gate.

# **Syntax**

```
has_pass_gate : Boolean expression ;
```

# Boolean expression

Valid values are true and false.

# hysteresis Simple Attribute

The hysteresis attribute allows the pad to accommodate longer transition times, which are more subject to noise problems.

# **Syntax**

```
hysteresis : true | false ;
```

When the attribute is set to true, the vil and vol voltage ratings are actual transition points. When the hysteresis attribute is omitted, the value is assumed to be false and no hysteresis occurs.

### Example

```
hysteresis : true ;
```

# illegal\_clamp\_condition Simple Attribute

The <code>illegal\_clamp\_condition</code> attribute specifies the invalid condition for the enable pins of an enable level-shifter or isolation cell. If the <code>illegal\_clamp\_condition</code> attribute is not specified, the invalid condition does not exist.

### **Syntax**

```
illegal_clamp_condition : "Boolean expression" ;
Example
illegal clamp condition : "EN1 * EN2" ;
```

# input\_map Simple Attribute

The <code>input\_map</code> attribute maps the input, internal, or output pin names to input and internal node names defined in the <code>statetable</code> group.

# **Syntax**

```
input_map : name<sub>id</sub> ;
name
```

A string representing a name or a list of port names, separated by spaces, that correspond to the input pin names, followed by the internal node names.

### **Example**

```
input map : " D G R Q " ;
```

# input\_signal\_level Simple Attribute

The <code>input\_signal\_level</code> attribute describes the voltage levels in the <code>pin</code> group of a cell with multiple power supplies.

The <code>input\_signal\_level</code> attribute is used for an input or inout pin definition. The <code>output\_signal\_level</code> attribute is used for an output or inout pin definition. If the <code>input\_signal\_level</code> or <code>output\_signal\_level</code> attribute is missing, you can apply the default power supply name to the cell.

To model CCS noise stages in multivoltage designs, use the <code>output\_signal\_level</code> and <code>input\_signal\_level</code> attributes to specify internal power supplies in the <code>ccsn first stage</code> and <code>ccsn last stage</code> groups, respectively.

#### **Syntax**

```
input_signal_level: name ;
output signal level: name ;
```

#### name

A string representing the name of the power supply already defined at the library level.

```
input_signal_level: VDD1 ;
output signal level: VDD2 ;
```

## input\_threshold\_pct\_fall Simple Attribute

Use the <code>input\_threshold\_pct\_fall</code> attribute to set the value of the threshold point on an input pin signal falling from 1 to 0. You can specify this attribute at the library level to set a default for all the pins.

### **Syntax**

```
input_threshold_pct_fall : trip_pointfloat ;
trip_point
```

A floating-point number between 0.0 and 100.0 that specifies the threshold point of an input pin signal falling from 1 to 0. The default is 50.0.

### Example

```
input threshold pct fall: 60.0;
```

## input\_threshold\_pct\_rise Simple Attribute

Use the <code>input\_threshold\_pct\_rise</code> attribute to set the value of the threshold point on an input pin signal rising from 0 to 1. You can specify this attribute at the library level to set a default for all the pins.

#### **Syntax**

```
input_threshold_pct_rise : trip_pointfloat ;
trip_point
```

A floating-point number between 0.0 and 100.0 that specifies the threshold point of an input pin signal rising from 0 to 1. The default is 50.0.

#### **Example**

```
input threshold pct rise : 40.0;
```

## input\_voltage Simple Attribute

You can define a special set of voltage thresholds in the <code>library</code> group with the <code>input\_voltage</code> or <code>output\_voltage</code> attribute. You can then apply the default voltage ranges in the group to selected cells with the <code>input\_voltage</code> or <code>output\_voltage</code> attribute in the pin definition.

### **Syntax**

```
input_voltage : name<sub>id</sub> ;;
output_voltage : name<sub>id</sub> ;;
```

#### name

A string representing the name of the voltage range group defined at the library level. The <code>input\_voltage</code> attribute is used for an input pin definition, and the <code>output\_voltage</code> attribute is used for an output pin definition.

### **Example**

```
input_voltage : CMOS_SCHMITT ;
output voltage : GENERAL ;
```

## internal\_node Simple Attribute

The <code>internal\_node</code> attribute describes the sequential behavior of an internal pin or an output pin. It indicates the relationship between an internal node in the <code>statetable</code> group and a pin of a cell. Each output or internal pin with the <code>internal\_node</code> attribute can also have the optional <code>input\_map</code> attribute.

### **Syntax**

```
internal_node : pin_nameid ;
pin name
```

Name of either an internal or output pin.

#### Example

```
internal node : IQ ;
```

## inverted\_output Simple Attribute

Except in statetable cells, where it is required, the <code>inverted\_output</code> attribute is an optional Boolean attribute that can be set for any output port. Set this attribute to <code>true</code> if the output from the pin is inverted. Set it to <code>false</code> if the output is not inverted.

```
inverted_output : Boolean expression ;
Example
inverted output : true
```

## is\_analog Attribute

The <code>is\_analog</code> attribute identifies an analog signal pin as analog so it can be recognized by tools. The valid values for <code>is\_analog</code> are <code>true</code> and <code>false</code>. Set the <code>is\_analog</code> attribute to <code>true</code> at the pin level to specify that the signal pin is analog.

### **Syntax**

The syntax for the is\_analog attribute is as follows:

```
cell (cell_name) {
    ...
  pin (pin_name) {
    is _analog: true | false;
    ...
  }
}
```

### **Example**

The following example identifies the pin as an analog signal pin.

```
pin(Analog) {
  direction : input;
  capacitance : 1.0;
  is_analog : true;
}
```

## is isolated Simple Attribute

The is\_isolated attribute indicates that a pin, bus, or bundle of a cell is internally isolated and does not require the insertion of an external isolation cell. The attribute is applicable to pins of macro cells.

The valid values are true and false. The default is false.

#### **Syntax**

```
is isolated : boolean expression ;
```

#### Boolean expression

Valid values are true or false.

#### Example

```
is isolated : true ;
```

## is\_pad Simple Attribute

The is\_pad attribute indicates which pin represents the pad. The valid values are true and false. You can also specify the is pad attribute on PG pins.

### **Syntax**

```
is pad : Boolean expression ;
```

This attribute must be used on at least one pin with a pad cell attribute.

### **Example**

```
cell(INBUF) {
    ...
    pad_cell : true ;
    ...
    pin(PAD) {
        direction : input ;
        is_pad : true ;
        ...
    }
}
```

## is\_pll\_reference\_pin Attribute

The <code>is\_pll\_reference\_pin</code> Boolean attribute tags a pin as a reference pin on the phase-locked loop. In a phase-locked loop cell group, the <code>is\_pll\_reference\_pin</code> attribute should be set to true in only one input pin group.

### **Syntax**

```
cell (cell_name) {
  is_pll_cell : true;
  pin (ref_pin_name) {
    is_pll_reference_pin : true;
    direction : output;
    ...
  }
  ...
}
```

```
cell(my_pll) {
  is_pll_cell : true;

  pin( REFCLK ) {
  direction : input;
  is_pll_reference_pin : true;
  }
  ...
}
```

## is\_pll\_feedback\_pin Attribute

The is\_pll\_feedback\_pin Boolean attribute tags a pin as a feedback pin on a phase-locked loop. In a phase-locked loop cell group, the is\_pll\_feedback\_pin attribute should be set to true in only one input pin group.

### **Syntax**

```
cell (cell_name) {
  is_pll_cell : true;
  pin (ref_pin_name) {
    is_pll_reference_pin : true;
    direction : output;
    ...
  }
  pin (feedback_pin_name) {
    is_pll_feedback_pin : true;
    direction : output;
    ...
}
```

### **Example**

```
cell(my_pll) {
   is_pll_cell : true;

   pin( REFCLK ) {
   direction : input;
   is_pll_reference_pin : true;
   }

   pin( FBKCLK ) {
   direction : input;
   is_pll_feedback_pin : true;
   }
   ...
}
```

## is\_pll\_output\_pin Attribute

The  $is_pll_output_pin$  Boolean attribute tags a pin as an output pin on a phase-locked loop. In a phase-locked loop cell group, the  $is_pll_output_pin$  attribute should be set to true in one or more output pin groups.

```
cell (cell_name) {
  is_pll_cell : true;
  pin (ref_pin_name) {
    is_pll_reference_pin : true;
    direction : output;
    ...
```

Chapter 3: pin Group Description and Syntax Syntax of a pin Group in a cell or bus Group

}

```
pin (output pin name) {
   is pll output pin : true;
   direction : output;
  }
}
Example
cell(my pll) {
  is pll cell : true;
 pin(REFCLK) {
direction : input;
is pll reference pin : true;
  pin (OUTCLK 1x) {
direction : output;
is pll output pin : true;
    timing() \overline{\{} /* Timing Arc */
      related_pin: "REFCLK";
      timing type: combinational rise;
      timing sense: positive unate;
    timing() { /* Timing Arc */
      related pin: "REFCLK";
      timing_type: combinational_fall;
      timing sense: positive unate;
    }
  } /* End pin group */
} /* End cell group */
```

## is\_unbuffered Simple Attribute

The is\_unbuffered attribute specifies the pin as unbuffered. You can specify this optional attribute on the pins of any library cell. The default is false.

## **Syntax**

```
is_unbuffered : Boolean expression ;
```

#### Boolean expression

Valid values are true and false.

## is\_unconnected Simple Attribute

The is\_unconnected attribute specifies a pin as internally not connected, which means that the pin is not part of a feedthrough path and it does not have the related\_power\_pin or the related\_ground\_pin attribute. You can also define this attribute under the bus or bundle group.

### **Syntax**

```
is_unconnected : true | false ;
Example
is unconnected : true ;
```

## isolation\_cell\_data\_pin Simple Attribute

The isolation cell data pin attribute identifies the data pin of any isolation cell.

The valid values of this attribute are true or false. If this attribute is not specified, all the input pins of the isolation cell are considered to be data pins.

### **Syntax**

```
isolation_cell_data_pin : boolean_expression ;
```

### Boolean expression

Valid values are true and false.

#### **Example**

```
isolation cell data pin : true ;
```

## isolation\_cell\_enable\_pin Simple Attribute

The isolation\_cell\_enable\_pin attribute specifies the enable input pin of an isolation cell including a clock isolation cell. For more information about isolation cells, see is isolation cell Simple Attribute on page 113.

#### **Syntax**

```
isolation_cell_enable_pin : boolean_expression ;
```

#### Boolean expression

Valid values are true and false.

```
isolation cell enable pin : true ;
```

## isolation\_enable\_condition Simple Attribute

The isolation\_enable\_condition attribute specifies the isolation condition for internally-isolated pins, buses, and bundles of a cell. When this attribute is defined in a pin group, the corresponding Boolean expression can include only input and inout pins. Do not include the output pins of an internally isolated cell in the Boolean expression.

The attribute is applicable to pins of macro cells.

When the isolation\_enable\_condition attribute is defined in a bus or bundle group, the corresponding Boolean expression can include pins, and buses and bundles of the same bit-width. For example, when the Boolean expression includes a bus and a bundle, both of them must have the same bit-width.

Pins, buses, and bundles that have the <code>isolation\_enable\_condition</code> attribute must also have the <code>always</code> on attribute.

### **Syntax**

```
isolation enable condition : Boolean expression ;
```

### **Example**

```
isolation enable condition : "en" ;
```

## level\_shifter\_data\_pin Simple Attribute

The <code>level\_shifter\_enable\_pin</code> attribute specifies the input data pin on a level shifter cell.

For more information about level-shifter cells, see is\_level\_shifter Simple Attribute on page 114.

#### **Syntax**

```
level shifter enable pin : boolean expression ;
```

#### Boolean expression

Valid values are true and false.

#### Example

```
level shifter enable pin : true ;
```

## level\_shifter\_enable\_pin Simple Attribute

The <code>level\_shifter\_enable\_pin</code> attribute specifies the enable input pin on a level shifter cell.

For more information about level-shifter cells, see is\_level\_shifter Simple Attribute on page 114.

### **Syntax**

```
level_shifter_enable_pin : boolean_expression ;
```

### Boolean expression

Valid values are true and false.

### Example

```
level shifter enable pin : true ;
```

## map\_to\_logic Simple Attribute

The map\_to\_logic attribute specifies which logic level to tie a pin when a power-switch cell functions as a normal cell. For more information about power-switch cells, see power gating cell Simple Attribute on page 117.

### **Syntax**

```
map to logic : boolean expression ;
```

#### Boolean expression

Valid values are 1 and 0.

### **Example**

```
map to logic : 1;
```

## max\_capacitance Simple Attribute

The max\_capacitance attribute defines the maximum total capacitive load an output pin can drive. Define this attribute only for an output or inout pin.

#### **Syntax**

```
max_capacitance : value ;
```

#### value

A floating-point number that represents the capacitive load.

```
max capacitance : 1 ;
```

## max\_input\_delta\_overdrive\_high Simple Attribute

The <code>max\_input\_delta\_overdrive\_high</code> and <code>max\_input\_delta\_underdrive\_high</code> attributes specify the allowed overdrive and underdrive delta voltage values of the signal pin with respect to the <code>related\_power\_pin</code> voltage. The attribute value units are taken from the library-level <code>voltage\_unit</code> attribute.

You can specify this attribute only for input and inout signal pins of macro cells, memory cell, switch cells, level-shifter cells, and pad cells.

### **Syntax**

```
max_input_delta_overdrive_high : value ;
max_input_delta_underdrive_high : value ;

Example

max_input_delta_overdrive_high : 0.3 ;
max input_delta_underdrive high : 0.2 ;
```

## max\_input\_delta\_underdrive\_high Simple Attribute

See max input delta overdrive high Simple Attribute.

## max\_fanout Simple Attribute

The max fanout attribute defines the maximum fanout load that an output pin can drive.

### **Syntax**

```
max_fanout : valuefloat ;
value
```

A floating-point number that represents the number of fanouts the pin can drive. There are no fixed units for  $max\_fanout$ . Typical units are standard loads or pin count.

### **Example**

In the following example, pin X can drive a fanout load of no more than 11.0.

```
pin (X) {
   direction : output ;
   max_fanout : 11.0 ;
}
```

## max\_transition Simple Attribute

The max\_transition attribute defines a design rule constraint for the maximum acceptable transition time of an input or output pin.

### **Syntax**

```
max_transition : valuefloat ;
value
```

A floating-point number in units consistent with other time values in the library.

#### **Example**

The following example shows a max transition time of 4.2:

```
max transition : 4.2 ;
```

## min\_capacitance Simple Attribute

The min\_capacitance attribute defines the minimum total capacitive load an output pin should drive. Define this attribute only for an output or inout pin.

### **Syntax**

```
min_capacitance : valuefloat ;
value
```

A floating-point number that represents the capacitive load.

### **Example**

```
min capacitance : 1 ;
```

## min\_fanout Simple Attribute

The min fanout attribute defines the minimum fanout load that an output pin should drive.

#### Syntax

```
min_fanout : valuefloat ;
value
```

A floating-point number that represents the minimum number of fanouts the pin can drive. There are no fixed units for min\_fanout. Typical units are standard loads or pin count.

### **Example**

In the following example, pin X can drive a fanout load of no less than 3.0.

```
pin (X) {
  direction : output ;
  min_fanout : 3.0 ;
}
```

## min\_period Simple Attribute

Placed on the clock pin of a flip-flop or latch, the min\_period attribute specifies the minimum clock period required for the input pin.

### **Syntax**

```
min_period : value<sub>float</sub> ;
value
```

A floating-point number indicating a time unit.

### **Example**

```
pin (CLK4) {
  direction : input ;
  capacitance : 1 ;
  clock : true ;
  min_period : 26.0 ;
```

## min\_pulse\_width\_high Simple Attribute

The VHDL library generator uses the optional min\_pulse\_width\_high and min pulse width low attributes for simulation.

### **Syntax**

value

```
min_pulse_width_high : valuefloat ;
```

A floating-point number defined in units consistent with other time values in the library. It gives the minimum length of time the pin must remain at logic 1 (min pulse width high) or logic 0 (min pulse width low).

#### **Example**

The following example shows both attributes on a clock pin, indicating the minimum pulse width for a clock pin.

```
pin(CLK) {
    direction : input ;
    capacitance : 1 ;
    min_pulse_width_high : 3 ;
    min_pulse_width_low : 3 ;
}
```

## min\_pulse\_width\_low Simple Attribute

For information about using the min\_pulse\_width\_low attribute, see the description of the min pulse width high Simple Attribute.

## multicell\_pad\_pin Simple Attribute

The multicell\_pad\_pin attribute indicates which pin on a cell should be connected to another cell to create the correct configuration.

### **Syntax**

```
multicell pad pin : true | false ;
```

Use this attribute for all pins on a pad cell or auxiliary pad cell that are connected to another cell.

### Example

```
multicell pad pin : true ;
```

## nextstate type Simple Attribute

In a pin group, the nextstate\_type attribute defines the type of the next\_state attribute. You define a next\_state attribute in an ff group or an ff bank group.

#### Note:

Specify a <code>nextstate\_type</code> attribute to ensure that the synchronous set (or synchronous reset) pin and the D pin of a sequential cell are not swapped when the design is instantiated.

```
nextstate_type : data | preset | clear | load | scan_in | scan_enable ;
where
data
    Identifies the pin as a synchronous data pin. This is the default value.

preset
    Identifies the pin as a synchronous preset pin.

clear
    Identifies the pin as a synchronous clear pin.

load
    Identifies the pin as a synchronous load pin.

scan_in
    Identifies the pin as a synchronous scan-in pin.
```

scan enable

Identifies the pin as a synchronous scan-enable pin.

Any pin with the <code>nextstate\_type</code> attribute must be in the <code>next\_state</code> function. A consistency check is also made between the pin's <code>nextstate\_type</code> attribute and the <code>next\_state</code> function.

The example in the Multibit Flip-Flop shows a nextstate\_type attribute in a bundle group.

## output\_signal\_level Simple Attribute

See input signal level Simple Attribute on page 252.

## output\_signal\_level\_high Simple Attribute

The output\_signal\_level\_high and output\_signal\_level\_low attributes specify the actual output voltages of an output pin after a transition.

You can also define the <code>output\_signal\_level\_low</code> and <code>output\_signal\_level\_high</code> attributes in timing arcs. See output signal level high Simple Attribute on page 325.

## output\_signal\_level\_low Simple Attribute

See output\_signal\_level\_high Simple Attribute on page 266.

## output voltage Simple Attribute

See input voltage Simple Attribute on page 253.

## pg\_function Simple Attribute

The  $pg\_function$  attribute models the logical function of a virtual or derived power and ground (PG) pin as a Boolean expression involving the cells input signal pins, internal signal pins, PG pins. The attribute Boolean expression is checked during library compile to ensure that only one  $pg\_pin$  is always active at this virtual or derived PG pin. If more than one  $pg\_pin$  is found to be active at the virtual or the derived  $pg\_pin$  output, the  $read\_lib$  command generates an error.

### **Syntax**

```
pg_function : "VDD1 * !(en1 & en2 & sleep) + VDD2 * (en1 & en2 & sleep)";

Example
pg_function : "((VDD1 * EN) + (VDD2 * !EN))";
```

## pin\_func\_type Simple Attribute

The pin func type attribute describes the functionality of a pin.

### **Syntax**

Enables the clocking mechanism.

```
active high and active low
```

Describes the clock active edge or the level of the enable pin of the latches.

```
active rising and active falling
```

Describes the clock active edge or level of the clock pin of the flip-flops.

### **Example**

```
pin func type : clock enable ;
```

## power\_down\_function Simple Attribute

The power\_down\_function string attribute specifies the Boolean condition under which the cell's output pin is switched off by the state of the power and ground pins (when the cell is in off mode due to the external power pin states).

You specify the <code>power\_down\_function</code> attribute for combinational and sequential cells. For simple or complex sequential cells, <code>power\_down\_function</code> also determines the condition of the cell's internal state.

#### **Syntax**

```
power_down_function : function_string ;

Example
power_down_function : "!VDD + VSS";
```

## prefer\_tied Simple Attribute

The prefer\_tied attribute describes an input pin of a flip-flop or latch. It indicates what the library developer wants this pin connected to.

### **Syntax**

```
prefer_tied : "0" | "1" ;
```

#### **Example**

The following example shows a prefer tied attribute on a test-enable pin.

```
pin(TE) {
```

Chapter 3: pin Group Description and Syntax Syntax of a pin Group in a cell or bus Group

```
direction : input;
  prefer_tied : "0";
}
```

## primary\_output Simple Attribute

The primary\_output attribute describes the primary output pin of a device that has more than one output pin for a particular phase of the output signal. When set to true, it indicates that one of the output pins is the primary output pin.

### **Syntax**

```
primary output : true | false ;
```

## pulling\_current Simple Attribute

The pulling\_current attribute defines the current-drawing capability of a pull-up or pull-down device on a pin. This attribute can be used for pins with the driver\_type attribute set to pull up or pull down.

### **Syntax**

```
pulling_current : current value ;
```

#### current value

If you characterize your pull-up or pull-down devices in terms of the current drawn during nominal operating conditions, use pulling\_current instead of pulling\_resistance.

### **Example**

```
pin(Y) {
  direction : output ;
  driver_type : pull_up ;
   pulling_resistance : 1000 ;
  ...
}
```

## pulling\_resistance Simple Attribute

The pulling\_resistance attribute defines the resistance strength of a pull-up or pull-down device on a pin. This attribute can be used for pins with the <code>driver\_type</code> attribute set to pull\_up or pull\_down.

### **Syntax**

```
pulling_resistance : resistance value ;
```

#### resistance value

The resistive strength of the pull-up or pull-down device.

```
pin(Y) {
  direction : output ;
  driver_type : pull_up ;
   pulling_resistance : 1000 ;
  ...
}
```

## pulse clock Simple Attribute

Use the pulse clock attribute to model edge-derived clocks at the pin level.

### **Syntax**

```
pulse_clock : pulse_typeenum ;

pulse_type

The valid values are rise_triggered_high_pulse,
    rise_triggered_low_pulse, fall_triggered_high_pulse, and
    fall_triggered_low_pulse.

Example

pin(Y) {
    ...
    pulse_clock : rise_triggered_low_pulse ;
    ...
}
```

## related\_ground\_pin Simple Attribute

The <code>related\_power\_pin</code> and <code>related\_ground\_pin</code> attributes are defined at the pin level for output, input, and inout pins. The <code>related\_power\_pin</code> and <code>related\_ground\_pin</code> attributes are used to associate a predefined power and ground pin with the signal pin, in which they are defined. This behavior only applies to standard cells. For special cells, you must specify this relationship explicitly.

The pg\_pin groups are mandatory for each cell. Because a cell must have at least one primary\_power and at least one primary\_ground pin, a default related\_power\_pin and related ground pin always exists in any cell.

### **Syntax**

```
related_ground_pin : pg_pin_name ;
pg_pin_name
```

Name of the related ground pin.

```
pin(Y) {
    ...
    related_ground_pin : G1 ;
    ...
}
```

## related\_power\_pin Simple Attribute

For details about the related\_ground\_pin attribute, see related\_ground\_pin Simple Attribute on page 269.

### **Syntax**

```
related_power_pin : pg_pin_name
id ;
pg_pin_name
```

Name of the related power pin.

### **Example**

```
pin(Y) {
    ...
    related_power_pin : P1 ;
    ...
}
```

## restore\_action Simple Attribute

The restore\_action attribute specifies where the restore event occurs with respect to the restore control signal. Valid values are L (low), H (high), R (rise), and F (fall).

#### **Syntax**

```
restore_action : L | H | R | F ;
Example
restore action : "R" ;
```

## restore\_condition Simple Attribute

The restore\_condition attribute specifies the input condition during the restore event in a retention cell. This condition is checked at the value of the restore\_action attribute. When the condition is not met, the cell is in an illegal state.

```
restore condition : "Boolean expression" ;
```

```
restore_condition : "!CK" ;
```

## restore\_edge\_type Simple Attribute

The restore\_edge\_type attribute specifies the type of the edge of the restore signal where the output of the master-slave latch is restored. The restore\_edge\_type attribute supports the following edge-types: edge\_trigger, leading, and trailing.

The edge\_trigger edge-type specifies that the flip-flop data is restored immediately at the restore signal edge and can also begin normal operation immediately.

The leading edge-type specifies that the flip-flop data is available at leading edge of the restore signal. The flip-flop can begin normal operation after the trailing edge of the restore signal.

The trailing edge-type specifies that the flip-flop data is available at the trailing edge of the restore signal. The flip-flop also can begin normal operation after the trailing edge of the restore signal.

The default of the restore edge type attribute is leading.

### **Syntax**

```
restore_edge_type : edge_trigger | leading | trailing ;
Example
restore edge type : "leading" ;
```

## rise\_capacitance Simple Attribute

Defines the load for an input or an input pin when its signal is rising.

Setting a value for the rise\_capacitance attribute requires that a value for fall\_capacitance attribute also be set, and setting a value for fall\_capacitance requires that a value for the rise capacitance also be set.

#### **Syntax**

float

```
rise_capacitance : float ;
```

A floating-point number in units consistent with other capacitance specifications throughout the library. Typical units of measure for rise\_capacitance include picofarads and standardized loads.

The following example defines the A and B pins in an AND cell, each with a fall\_capacitance of one unit, a rise\_capacitance of two units, and a capacitance of two units.

```
cell (AND) {
  area : 3 ;
  pin (A,B) {
    direction : input ;
    fall_capacitance : 1 ;
    rise_capacitance : 2 ;
    capacitance : 2 ;
}
```

## rise\_current\_slope\_after\_threshold Simple Attribute

The rise\_current\_slope\_after\_threshold attribute represents a linear approximation of the change in current over time from the point at which the rising transition reaches the threshold to the end of the transition.

### **Syntax**

```
rise_current_slope_after_threshold : value<sub>float</sub> ;
value
```

A negative floating-point number that represents the change in current.

#### **Example**

```
rise current slope after threshold : -0.09;
```

## rise\_current\_slope\_before\_threshold Simple Attribute

The rise\_current\_slope\_before\_threshold attribute represents a linear approximation of the change in current over time, from the beginning of the rising transition to the threshold point.

### **Syntax**

```
rise_current_slope_before_threshold : value<sub>float</sub> ;
value
```

A positive floating-point number that represents the change in current.

```
rise current slope before threshold : 0.18;
```

## rise\_time\_after\_threshold Simple Attribute

The rise\_time\_after\_threshold attribute gives the time interval from the threshold point of the rising transition to the end of the transition.

### **Syntax**

```
rise_time_after_threshold : value<sub>float</sub> ;
value
```

A floating-point number that represents the time interval for the rise transition from threshold to finish (after).

### **Example**

```
rise time after threshold: 2.4;
```

## rise\_time\_before\_threshold Simple Attribute

The rise\_time\_before\_threshold attribute gives the time interval from the beginning of the rising transition to the point at which the threshold is reached.

### **Syntax**

```
rise_time_before_threshold : value<sub>float</sub> ;
value
```

A floating-point number that represents the time interval for the rise transition from start to threshold (before).

#### Example

```
rise time before threshold: 0.8;
```

## save\_action Simple Attribute

The save\_action attribute specifies where the save event occurs with respect to the save signal. Valid values are L (low), H (high), H (rise), and H (fall). For level-sensitive latches ( L or H), the save event occurs at the trailing edge of the save signal.

```
save_action : L | H | R | F ;

Example
save action : "R" ;
```

## save\_condition Simple Attribute

The <code>save\_condition</code> attribute specifies the input condition during the save event in a retention cell. This condition is checked at a value specified by the <code>save\_action</code> attribute. When the condition is not met, the cell is in an illegal state.

### **Syntax**

```
save_condition : "Boolean_expression" ;
Example
save_condition : "!CK" ;
```

## signal\_type Simple Attribute

In a test cell group, the signal type attribute identifies the type of test pin.

### **Syntax**

```
signal_type : test_scan_in | test_scan_in_inverted |
   test_scan_out | test_scan_out_inverted |
   test_scan_enable |
   test_scan_enable_inverted |
   test_scan_clock | test_scan_clock_a |
   test_scan_clock_b | test_clock ;
```

#### test scan in

Identifies the scan-in pin of a scan cell. The scanned value is the same as the value present on the scan-in pin. All scan cells must have a pin with either the test scan in or the test scan in inverted attribute.

```
test scan in inverted
```

Identifies the scan-in pin of a scan cell as having inverted polarity. The scanned value is the inverse of the value present on the scan-in pin.

For multiplexed flip-flop scan cells, the polarity of the scan-in pin is inferred from the latch or ff declaration of the cell itself. For other types of scan cells, clocked-scan, LSSD, and multiplexed flip-flop latches, it is not possible to give the ff or latch declaration of the entire scan cell. For these cases, you can use the test\_scan\_in\_inverted attribute in the cell where the scan-in pin appears in the latch or ff declarations for the entire cell.

```
test scan out
```

Identifies the scan-out pin of a scan cell. The value present on the scan-out pin is the same as the scanned value. All scan cells must have a pin with either a test scan out or a test scan out inverted attribute.

The scan-out pin corresponds to the output of the slave latch in the LSSD methodologies.

### test scan out inverted

Identifies the scan-out pin of a test cell as having inverted polarity. The value on this pin is the inverse of the scanned value.

#### test scan enable

Identifies the pin of a scan cell that, when high, indicates that the cell is configured in scan-shift mode. In this mode, the clock transfers data from the scan-in input to the scan-out input.

#### test scan enable inverted

Identifies the pin of a scan cell that, when low, indicates that the cell is configured in scan-shift mode. In this mode, the clock transfers data from the scan-in input to the scan-out input.

### test\_scan\_clock

Identifies the test scan clock for the clocked-scan methodology. The signal is assumed to be edge-sensitive. The active edge transfers data from the scanin pin to the scan-out pin of a cell. The sense of this clock is determined by the sense of the associated timing arcs.

### test scan\_clock\_a

Identifies the a clock pin in a cell that supports a single-latch LSSD, double-latch LSSD, clocked LSSD, or auxiliary clock LSSD methodology. When the a clock is at the active level, the master latch of the scan cell can accept scan-in data. The sense of this clock is determined by the sense of the associated timing arcs.

### test\_scan\_clock\_b

Identifies the b clock pin in a cell that supports the single-latch LSSD, clocked LSSD, or auxiliary clock LSSD methodology. When the b clock is at the active level, the slave latch of the scan-cell can accept the value of the master latch. The sense of this clock is determined by the sense of the associated timing arcs.

### test clock

Identifies an edge-sensitive clock pin that controls the capturing of data to fill scan-in test mode in the auxiliary clock LSSD methodology.

If an input pin is used in both test and nontest modes (such as the clock input in the multiplexed flip-flop methodology), do not include a signal\_type statement for that pin in the test\_cell pin definition.

If an input pin is used only in test mode and does not exist on the cell that it scans and replaces, you must include a signal\_type statement for that pin in the test\_cell pin definition.

If an output pin is used in nontest mode, it needs a function statement. The signal\_type statement is used to identify an output pin as a scan-out pin. In a test\_cell group, the pin group for an output pin can contain a function statement, a signal\_type attribute, or both.

#### Note:

You do not have to define a function or signal\_type attribute in the pin group if the pin is defined in a previous test cell group for the same cell.

### **Example**

```
signal type : test scan in ;
```

## slew\_control Simple Attribute

The <code>slew\_control</code> attribute provides increasing levels of slew-rate control to slow down the transition rate. This attribute associates a coarse measurement of slew-rate control with the output pad cell.

### **Syntax**

```
slew control : low | medium | high | none ;
```

low, medium, high

Provides increasingly higher levels of slew-rate control.

#### none

Indicates that no slew-rate control is applied. If you do not use <code>slew\_control</code>, none is the default.

This attribute limits peak noise by smoothing out fast output transitions, thus decreasing the possibility of a momentary disruption in the power or ground planes.

## slew\_lower\_threshold\_pct\_fall Simple Attribute

Use the <code>slew\_lower\_threshold\_pct\_fall</code> attribute to set the value of the lower threshold point used in modeling the delay of a pin transitioning from 1 to 0. You can specify this attribute at the library level to set a default for all the pins.

```
slew lower threshold pct fall : trip point value ;
```

#### trip point

A floating-point number between 0.0 and 100.0 that specifies the lower threshold point used to model the delay of a pin falling from 1 to 0. The default value is 20.0.

### **Example**

```
slew lower threshold pct fall: 30.0;
```

## slew\_lower\_threshold\_pct\_rise Simple Attribute

Use the <code>slew\_lower\_threshold\_pct\_rise</code> attribute to set the value of the lower threshold point used in modeling the delay of a pin transitioning from 0 to 1. You can specify this attribute at the library level to set a default for all the pins.

### **Syntax**

```
slew_lower_threshold_pct_rise : trip_point<sub>value</sub> ;
trip point
```

A floating-point number between 0.0 and 100.0 that specifies the lower threshold point used to model the delay of a pin rising from 0 to 1. The default value is 20.0.

### Example

```
slew lower threshold pct rise : 30.0;
```

## slew\_upper\_threshold\_pct\_fall Simple Attribute

Use the <code>slew\_upper\_threshold\_pct\_fall</code> attribute to set the value of the upper threshold point used in modeling the delay of a pin falling from 1 to 0. You can specify this attribute at the library level to set a default for all the pins.

### **Syntax**

```
slew_upper_threshold_pct_fall : trip_point<sub>value</sub> ;
trip point
```

A floating-point number between 0.0 and 100.0 that specifies the upper threshold point used to model the delay of a pin transitioning from 1 to 0. The default value is 80.0.

```
slew upper threshold pct fall: 70.0;
```

## slew\_upper\_threshold\_pct\_rise Simple Attribute

Use the <code>slew\_upper\_threshold\_pct\_rise</code> attribute to set the value of the upper threshold point used to model the delay of a pin rising from 0 to 1. You can specify this attribute at the library level to set a default for all the pins.

### **Syntax**

```
slew_upper_threshold_pct_rise : trip_point<sub>value</sub> ;
trip_point
```

A floating-point number between 0.0 and 100.0 that specifies the upper threshold point used to model the delay of a pin transitioning from 0 to 1. The default value is 80.0.

#### Example

```
slew upper threshold pct rise : 70.0;
```

## state\_function Simple Attribute

Use this attribute to define output logic. Ports in the <code>state\_function</code> Boolean expression must be either input, three-state inout, or ports with an <code>internal\_node</code> attribute. If the output logic is a function of only the inputs (IN), the output is purely combinational (for example, feedthrough output). A port in the <code>state\_function</code> expression refers only to the non-three-state functional behavior of that port. An inout port in the <code>state\_function</code> expression is treated only as an input port.

#### **Syntax**

```
state_function : "Boolean expression" ;
Example
state function : "EN*X" ;
```

For a list of Boolean operators, see the table in function Simple Attribute.

## std\_cell\_main\_rail Simple Attribute

The std\_cell\_main\_rail Boolean attribute is defined in a primary\_power power pin. When the attribute is set to true, the power and ground pin is used to determine which side of the voltage boundary the power and ground pin is connected.

```
std cell main rail : true | false ;
```

```
std cell main rail : true ;
```

## switch\_function Simple Attribute

The switch\_function string attribute identifies the condition when the attached design partition is turned off by the input switch pin.

For a coarse-grain switch cell, the <code>switch\_function</code> attribute can be defined at both controlled power and ground pins (virtual VDD and virtual VSS for <code>pg\_pin</code>) and the output pins.

When the <code>switch\_function</code> attribute is defined in the controlled power and ground pin, it is used to specify the Boolean condition under which the cell switches off (or drives an X to) the controlled design partitions, including the traditional signal input pins only (with no related power pins to this output).

### **Syntax**

```
switch_function : function_string ;
Example
switch function : "CTL";
```

## switch pin Simple Attribute

The switch\_pin attribute is a pin-level Boolean attribute. When it is set to true, it is used to identify the pin as the switch pin of a coarse-grain switch cell.

### **Syntax**

```
switch_pin : valueBoolean ;

Example
switch_pin : true ;
```

# test\_output\_only Simple Attribute

This attribute can be set for any output port described in statetable format.

For a flip-flop or latch, if a port is used for both function and test, provide the functional description using the function attribute. If a port is used for test only, omit the function attribute.

For a state table, a port always has a functional description. To specify that a port is for test only, set the test output only attribute to true.

### **Syntax**

```
test_output_only : true | false ;

Example

pin (scout) {
   direction : output ;
   signal_type : test_scan_out ;
   test_output_only : true ;
}
```

## three\_state Simple Attribute

The three state attribute defines a three-state output pin in a cell.

### **Syntax**

```
three state : "Boolean expression" ;
```

### Boolean expression

An equation defining the condition that causes the pin to go to the high-impedance state. The syntax of this equation is the same as the syntax of the function attribute statement described in function Simple Attribute on page 248. The three\_state attribute can be used in both combinational and sequential pin groups, with bus or bundle variables.

#### **Example**

```
three state : "!E" ;
```

For a list of Boolean operators, see the table in function Simple Attribute.

## x\_function Simple Attribute

The  $x_{function}$  attribute describes the X behavior of an output or inout pin. X is a state other than 0, 1, or Z.

#### **Syntax**

```
x_function : "Boolean expression" ;
Example
x function : "!an * ap" ;
```

## **Complex Attributes**

This section describes the complex attributes you can use in a pin group.

## fall\_capacitance\_range Complex Attribute

The fall\_capacitance\_range attribute specifies a range of values for pin capacitance during fall transitions.

### **Syntax**

```
fall_capacitance_range (value\_1_{float}, value\_2_{float}); value 1, value 2
```

Positive floating-point numbers that specify the range of values.

### **Example**

```
fall capacitance range (0.0, 0.0);
```

## power\_gating\_pin Complex Attribute

#### Note:

The power\_gating\_pin attribute has been replaced by the retention\_pin attribute. See retention pin Complex Attribute on page 282.

The power\_gating\_pin attribute specifies a pair of pin values for a power-switch cell. The first value represents the power gating pin class. The second value specifies which logic level (default) the power-switch cell is tied to when the power-switch cell is functioning in normal mode. For more information about specifying power-switch cells, see power\_gating\_cell Simple Attribute on page 117.

### **Syntax**

```
power_gating_pin ("power_pin_[1-5]", enumerated_type);
value 1
```

A string that represents one of five predefined classes of power gating pins: power pin [1-5].

#### value 2

An integer that specifies the default logic level for the pin when the power-switch cell functions as a normal cell.

```
power gating pin ( "power pin 1", 0) ;
```

## retention\_pin Complex Attribute

The retention\_pin complex attribute identifies the retention pins of a retention cell. The attribute defines the following information:

· pin class

Valid values:

restore

Restores the state of the cell.

save

Saves the state of the cell.

save restore

Saves and restores the state of the cell.

· disable value

Defines the value of the retention pin when the cell works in normal mode. The valid values are 0 and 1.

### **Syntax**

```
retention_pin (pin_class, disable_value) ;
Example
```

retention pin (save | restore | save restore, enumerated type) ;

## rise capacitance range Complex Attribute

The rise\_capacitance\_range attribute specifies a range of values for pin capacitance during rise transitions.

### **Syntax**

```
rise_capacitance_range (value\_1_{float}, value\_2_{float}); value 1, value 2
```

Positive floating-point numbers that specify the range of values.

```
rise_capacitance_range (0.0, 0.0);
```

## **Group Statements**

You can use the following group statements in a pin group:

```
ccsn first stage () {}
ccsn_last_stage () {}
dc current () {}
electromigration () { }
input ccb (string) {}
input signal swing () {}
internal power () { }
max capacitance () { }
max transition () { }
min pulse width () { }
minimum period () { }
output ccb (string) {}
output signal swing () {}
pin capacitance() { }
timing () { }
tlatch () { }
```

## ccsn first stage Group

Use the <code>ccsn\_first\_stage</code> group to specify CCS noise for the first stage of the channel-connected block (CCB).

A ccsn first stage or ccsn last stage group contains the following information:

- A set of channel-connected block parameters: the <code>is\_needed</code>, <code>is\_inverting</code>, <code>stage\_type</code>, <code>miller\_cap\_rise</code>, <code>miller\_cap\_fall</code>, and optional <code>related\_ccb\_node</code> attributes
- The optional when and mode attributes for conditional data modeling
- The optional output\_signal\_level or input\_signal\_level attribute to model CCS noise stages of channel-connected blocks with internal power supplies
- A two-dimensional DC current table: dc current group
- Two timing tables for rising and falling transitions: output\_current\_rise group, output\_current\_fall group
- Two noise tables for low and high propagated noise: propagated\_noise\_low group, propagated\_noise\_high group

Note that if the <code>ccsn\_first\_stage</code> and <code>ccsn\_last\_stage</code> groups are defined inside pin-level groups, then the <code>ccsn\_first\_stage</code> group can only be defined in an input pin or an inout pin, and the <code>ccsn\_last\_stage</code> group can only be defined in an output pin or an inout pin.

```
library (name) {
  cell (name) {
    pin (name) {
      ccsn first stage () {
        is_needed : boolean;
        is inverting : boolean;
        stage type : stage type value;
        miller cap rise : float;
        miller cap fall : float;
        related ccb node : spice node name;
        dc_current (dc_current template)
          index 1("float, ...");
          index 2("float, ...");
          values("float, ...");
      }
      output voltage rise ( )
        vector (output voltage template name) {
        index 1(float);
        index 2(float);
        index 3("float, ...");
        values("float, ...");
      }
    }
      output voltage fall ( ) {
        vector (output voltage template name) {
        index 1(float);
        index 2(float);
        index 3("float, ...");
        values("float, ...");
      }
      . . .
      propagated noise low ( ) {
        vector (propagated_noise_template_name) {
        index_1(float);
        index_2(float);
        index_3(float);
        index 4("float, ...");
        values("float, ...");
      }
  }
      propagated_noise_high ( ) {
        vector (propagated noise template name) {
        index 1(float);
```

# Chapter 3: pin Group Description and Syntax Group Statements

```
index_2(float);
index_3(float);
index_4("float, ...");
values("float, ...");
}
...
}
when : boolean expression;
}
}
```

### **Simple Attributes**

```
is_inverting
is_needed
is_pass_gate
miller_cap_fall
miller_cap_rise
related_ccb_node
stage_type
when
```

### **Complex Attribute**

mode

#### **Group Statements**

```
dc_current
output_voltage_fall
output_voltage_rise
propagated_noise_low
propagated_noise_rise
```

## is\_inverting Simple Attribute

Use the  $is\_inverting$  attribute to specify whether the channel-connecting block is inverting. This attribute is mandatory if the  $is\_needed$  attribute value is true. If the channel-connecting block is inverting, set the attribute to true. Otherwise, set the attribute to false. This attribute is different from the timing sense of a timing arc, which might consist of multiple channel-connecting blocks.

### **Syntax**

value

```
is_inverting : value<sub>Boolean</sub> ;
```

Valid values are *true* and *false*. Set the value to true when the channel-connecting block is inverting.

```
is inverting : true ;
```

## is\_needed Simple Attribute

Use the is\_needed attribute to specify whether composite current source (CCS) noise modeling data is required.

### **Syntax**

```
is_needed : valueBoolean ;
```

#### value

Valid values are *true* and *false*. The default is true. Set the value to false for cells such as diodes, antennas, and cload cells that do not need current-based data.

### **Example**

```
is needed : true ;
```

## is\_pass\_gate Simple Attribute

The <code>is\_pass\_gate</code> attribute is defined in a <code>ccsn\_\*\_stage</code> group, such as the <code>ccsn\_first\_stage</code> group, to indicate that the <code>ccsn\_\*\_stage</code> information is modeled as a pass gate. The attribute is optional and the default is <code>false</code>.

### **Syntax**

```
is_pass_gate : Boolean expression ;
```

#### Boolean expression

Valid values are true and false.

## miller\_cap\_fall Simple Attribute

Use the miller\_cap\_fall attribute to specify the Miller capacitance value for the channel-connecting block.

### **Syntax**

```
miller_cap_fall : valuefloat ;
```

#### value

A floating-point number representing the Miller capacitance value. The value must be greater or equal to zero.

```
miller_cap_fall : 0.00084 ;
```

## miller\_cap\_rise Simple Attribute

Use the miller\_cap\_rise attribute to specify the Miller capacitance value for the channel-connecting block.

### **Syntax**

```
miller_cap_rise : value<sub>float</sub> ;
value
```

A floating-point number representing the Miller capacitance value. The value must be greater or equal to zero.

### **Example**

```
miller cap rise : 0.00055;
```

## related\_ccb\_node Simple Attribute

The optional related\_ccb\_node attribute specifies the SPICE node in the subcircuit netlist that is used for the dc\_current table characterization and waveform measurements.

### **Syntax**

```
related_ccb_node : spice_node_name ;
Example
related ccb node : "XYZ" ;
```

#### mode Attribute

The pin-based mode attribute is provided in the <code>ccsn\_first\_stage</code> and <code>ccsn\_last\_stage</code> groups for conditional data modeling. If the <code>mode</code> attribute is specified, <code>mode\_name</code> and <code>mode\_value</code> must be predefined in the <code>mode\_definition</code> group at the cell level.

## stage\_type Simple Attribute

Use the stage\_type attribute to specify the stage type of the channel-connecting block output voltage.

### **Syntax**

```
stage_type : valueenum ;
value
```

The valid values are <code>pull\_up</code>, in which the output voltage of the channel-connecting block is always pulled up (rising); <code>pull\_down</code>, in which the output voltage of the channel-connecting block is always pulled down (falling); and

both, in which the output voltage of the channel-connecting block is pulled up or down.

### Example

```
stage type : pull up ;
```

## when Simple Attribute

The when attribute is defined in both the pin-level and the timing-level <code>ccsn\_first\_stage</code> and <code>ccsn\_last\_stage</code> groups. Use this attribute to specify the condition under which the channel-connecting block data is applied.

### **Syntax**

```
when : value<sub>boolean</sub> ;
value
```

Result of a Boolean expression.

## mode Complex Attribute

Use the mode attribute in the ccsn\_first\_stage and ccsn\_last\_stage groups to specify the noise parameters for a particular mode.

### **Syntax**

```
mode (mode_definition_name, mode_value) ;
```

#### **Example**

```
mode (rw, read) ;
```

## dc\_current Group

Use the dc\_current group to specify the input and output voltage values of a two-dimensional current table for a channel-connecting block.

### **Syntax**

```
dc_current( dc_current_template<sub>id</sub> ) { }
  index_1 ("float, ..., float") ;
  index_2 ("float, ..., float") ;
  values ("float, ..., float") ;
```

### dc current template

The name of the dc current lookup table.

Use <code>index\_1</code> to represent the input voltage and <code>index\_2</code> to represent the output voltage. The <code>values</code> attribute of the group lists the relative channel-connecting block DC current values in library units measured at the channel-connecting block output node.

# output\_voltage\_fall Group

Use the <code>output\_voltage\_fall</code> group to specify vector groups that describe three-dimensional <code>output\_voltage</code> tables of the channel-connecting block whose output node's voltage values are falling.

```
output_voltage_fall ( ) {
  vector (output_voltage_template_name) {
    index_1(float);
    index_2(float);
    index_3("float, ...");
    values("float, ...");
```

### **Complex Attributes**

```
index_1
index_2
index_3
values
```

Specify the following attributes in the <code>vector</code> group: The <code>index\_1</code> attribute lists the <code>input\_net\_transition</code> (slew) values in library time units. The <code>index\_2</code> attribute lists the <code>total\_output\_net\_capacitance</code> (load) values in library capacitance units. The <code>index\_3</code> attribute lists the sampling time values in library time units. The <code>values</code> attribute lists the voltage values, in library voltage units, that are measured at the channel-connecting block output node.

# output\_voltage\_rise Group

Use the <code>output\_voltage\_rise</code> group to specify vector groups that describe three-dimensional <code>output\_voltage</code> tables of the channel-connecting block whose output node's voltage values are rising.

For details, see the output voltage fall group description.

# propagated\_noise\_high Group

The propagated\_noise\_high group uses vector groups to specify the three-dimensional output\_voltage tables of the channel-connecting block whose output node's voltage values are rising.

```
propagated_noise_high ( ) {
  vector (output_voltage_template_name) {
    index_1(float);
  index_2(float);
```

# Chapter 3: pin Group Description and Syntax Group Statements

```
index_3(float);
index_4("float, ...");
values("float, ...");
```

### **Complex Attributes**

```
index_1
index_2
index_3
index_4
values
```

Specify the following attributes in the <code>vector</code> group: The <code>index\_1</code> attribute lists the <code>input\_noise\_height</code> values in library voltage units. The <code>index\_2</code> attribute lists the <code>input\_noise\_width</code> values in library time units. The <code>index\_3</code> attribute lists the <code>total\_output\_net\_capacitance</code> values in library capacitance units. The <code>index\_4</code> attribute lists the sampling time values in library time units. The <code>values</code> attribute lists the voltage values, in library voltage units, that are measured at the channel-connecting block output node.

## propagated\_noise\_low Group

Use the propagated\_noise\_low group to specify the three-dimensional output\_voltage tables of the channel-connecting block whose output node's voltage values are falling.

For details, see the propagated\_noise\_high Group on page 289.

# ccsn\_last\_stage Group

Use the <code>ccsn\_last\_stage</code> group to specify composite current source (CCS) noise for the last stage of the channel-connecting block.

For details, see ccsn first stage Group on page 283.

# char\_config Group

Use the  $char\_config$  group in the pin group to specify the characterization settings of the library-cell pins.

```
pin(pin_name) {
   char_config() {
     /* characterization configuration attributes */
   }
   .....
}
```

### **Simple Attributes**

```
internal power calculation
three state disable_measurement_method
three state disable current threshold abs
three_state_disable_current_threshold_rel
three_state_disable_monitor_node
three state cap add to load index
ccs timing segment voltage tolerance rel
ccs timing delay tolerance rel
ccs timing voltage margin tolerance rel
receiver capacitance1 voltage lower threshold pct rise
receiver capacitancel voltage upper threshold pct rise
receiver capacitance1 voltage lower threshold pct fall
receiver_capacitance1_voltage_upper_threshold_pct_fall
receiver capacitance2 voltage lower threshold pct rise
receiver_capacitance2_voltage_upper_threshold_pct_rise receiver_capacitance2_voltage_lower_threshold_pct_fall receiver_capacitance2_voltage_upper_threshold_pct_fall
capacitance voltage lower threshold pct rise
capacitance_voltage_lower_threshold_pct fall
capacitance voltage upper threshold pct rise
capacitance voltage upper threshold pct fall
```

### **Complex Attributes**

```
driver_waveform
driver_waveform_rise
driver_waveform_fall
input_stimulus_transition
input_stimulus_interval
unrelated_output_net_capacitance
default_value_selection_method
default_value_selection_method_rise
default_value_selection_method_fall
merge_tolerance_abs
merge_tolerance_rel
merge_selection
```

### Example

```
pin(pin1) {
   char_config() {
      driver_waveform_rise(delay, input_driver_rise);
   }
   ...
} /* pin */
```

For more information about the char\_config group and the group attributes, see char\_config Group on page 43.

# electromigration Group

An electromigration group is defined in a pin group, as shown here:

```
library (name) {
  cell (name) {
    pin (name) {
     electromigration () {
        ... electromigration description ...
     }
  }
}
```

# **Simple Attributes**

```
related_pin : "name | name_list" ;/* path dependency */
related_bus_pins : "list of pins" ;/* list of pin names */
when : Boolean expression ;
```

# **Complex Attributes**

```
index_1 ("float, ..., float"); /* optional */
index_2 ("float, ..., float"); /* optional */
values ("float, ..., float");
```

# **Group Statement**

```
em max toggle rate (em template name) {}
```

# lifetime\_profile Simple Attribute

The optional <code>lifetime\_profile</code> attribute specifies a label that describes the lifetime of a chip. To support electromigration analysis at different lifetimes in downstream tools, define multiple <code>electromigration</code> groups with different values of the <code>lifetime\_profile</code> attribute. This attribute does not have a default value.

An electromigration group where the lifetime\_profile attribute is not specified, is considered to be the default cell electromigration model.

```
lifetime_profile : profile_name ;
Example
lifetime profile : lpf alpf a ;
```

# related\_pin Simple Attribute

The related\_pin attribute associates the electromigration group with a specific input pin. The input pin's input transition time is used as a variable in the electromigration lookup table.

If more than one input pin is specified in this attribute, the weighted input transition time of all input pins specified is used to index the electromigration table.

The pin or pins in the <code>related\_pin</code> attribute denote the path dependency for the <code>electromigration</code> group. A particular <code>electromigration</code> group is accessed if the input pin or pins named in the <code>related\_pin</code> attribute cause the corresponding output pin named in the <code>pin</code> group to toggle. All functionally related pins must be specified in a <code>related\_pin</code> attribute if you specify two-dimensional tables.

#### **Syntax**

```
related_pin : "name | name_list"
name | name_list
```

Name of input pin or pins.

#### **Example**

```
related pin : "A B" ;
```

# related\_bus\_pins Simple Attribute

The related\_bus\_pins attribute associates the electromigration group with the input pin or pins of a specific bus group. The input pin's input transition time is used as a variable in the electromigration lookup table.

If more than one input pin is specified in this attribute, the weighted input transition time of all input pins specified is used to index the electromigration table.

#### **Syntax**

```
related_bus_pins : "name1 [name2 name3 ... ] " ;
Example
related bus pins : "A" ;
```

The pin or pins in the <code>related\_bus\_pins</code> attribute denote the path dependency for the <code>electromigration</code> group. A particular <code>electromigration</code> group is accessed if the input pin or pins named in the <code>related\_bus\_pins</code> attribute cause the corresponding output pin named in the <code>pin</code> group to toggle. All functionally related pins must be specified in a <code>related\_bus\_pins</code> attribute if two-dimensional tables are being used.

## when Simple Attribute

The when attribute defines the enabling condition for the check in logic expression format.

#### **Syntax**

```
when : "Boolean expression" ;
```

For a list of Boolean operators, see the table in when Simple Attribute.

### Example

```
when : "SE" ;
```

# index\_1 and index\_2 Complex Attributes

You can use the  $index_1$  optional attribute to specify the breakpoints of the first dimension of an electromigration table used to characterize cells for electromigration within the library. You can use the  $index_2$  optional attribute to specify breakpoints of the second dimension of an electromigration table used to characterize cells for electromigration within the library.

You can overwrite the values entered for the <code>em\_lut\_template</code> group's index\_1 by entering a value for the <code>em\_max\_toggle\_rate</code> group's <code>index\_1</code>. You can overwrite the value entered for the <code>em\_lut\_template</code> group's <code>index\_2</code> by entering a value for the <code>em\_max\_toggle\_rate</code> group's <code>index\_2</code> by entering a value for the <code>em\_max\_toggle\_rate</code> group's <code>index\_2</code>.

### **Syntax**

```
index_1 ("float, ..., float") ; /* optional */
index_2 ("float, ..., float") ; /* optional */
```

#### float

For index\_1, the floating-point numbers that specify the breakpoints of the first dimension of the electromigration table used to characterize cells for electromigration within the library. For index\_2, the floating-point numbers that specify the breakpoints for the second dimension of the electromigration table used to characterize cells for electromigration within the library.

#### Example

```
index_1 ("0.0, 5.0, 20.0"); index 2 ("0.0, 1.0, 2.0");
```

# values Complex Attribute

You use this complex attribute to specify the nets' maximum toggle rates.

#### **Syntax**

```
values : ("float, ..., float") ;
```

#### float

Floating-point numbers that specify the net's maximum toggle rates. The number can be a list of nindex\_1 positive floating-point numbers if the table is one-dimensional and can be nindex\_1 x nindex\_2 positive floating-point numbers if the table is two-dimensional, where nindex\_1 is the size of index\_1 and nindex\_2 is the size of index\_2, specified for these two indexes in the em max toggle rate group or in the em lut template group.

### **Example (One-Dimensional Table)**

```
values : ("1.5, 1.0, 0.5");
```

#### **Example (Two-Dimensional Table)**

```
values: ("2.0, 1.0, 0.5", "1.5, 0.75, 0.33", "1.0, 0.5, 0.15");
```

# em\_max\_toggle\_rate Group

The em\_max\_toggle\_rate group is a pin-level group that is defined within the electromigration group.

### Simple Attribute

```
current type
```

#### **Complex Attributes**

```
index_1 : ("float, ..., float") ; /*this attribute is optional*/
index_2 : ("float, ..., float") ; /*this attribute is optional*/
values : ("float, ..., float") ;
```

#### current\_type Simple Attribute

The optional current\_type attribute specifies the type of current for the em max toggle rate lookup table. Valid values are average, rms, and peak.

#### **Syntax**

```
current_type: average | rms | peak ;
Example
current_type: average ;
```

## input\_ccb Group

In referenced CCS noise modeling, use the <code>input\_ccb</code> group to specify the CCS noise for an input channel-connected block (CCB). You must name the <code>input\_ccb</code> group so that it can be referenced.

The input\_ccb group includes all the attributes and subgroups of the ccsn\_first\_stage Group on page 283. The input\_ccb group also includes the related\_ccb\_node simple attribute.

### **Syntax**

```
input_ccb (input_ccb_name1) {
  related_ccb_node : "spice_node_name1";
  ...
}
```

### **Example**

```
input_ccb("CCB_B") {
   related_ccb_node : "net1:15";
   ...
}
```

### Simple Attributes

```
related ccb node
```

# related\_ccb\_node Simple Attribute

The related\_ccb\_node attribute specifies the SPICE node in the subcircuit netlist is used for the dc\_current table characterization. The attribute is defined in the input\_ccb group of an input pin and the output\_ccb group of an output pin.

# output\_ccb Group

In the referenced CCS noise model, use the <code>output\_ccb</code> group to specify the CCS noise for an output channel-connected block (CCB). You must name the <code>output\_ccb</code> group so that it can be referenced. For more information about the <code>output\_ccb</code> group, see input ccb Group on page 296.

The output\_ccb group includes all the attributes and subgroups of the ccsn\_last\_stage Group on page 290.

# internal\_power Group

An internal power group is defined in a pin group, as shown here:

```
library (name) {
  cell (name) {
    pin (name) {
      internal_power () {
      ... internal power description ...
     }
  }
}
```

#### Note:

Either braces { } or quotation marks " " are valid syntax for values specified in internal power tables.

### **Simple Attributes**

```
equal_or_opposite_output falling_together_group power_level related_pin related_pg_pin rising_together_group switching_interval switching_together_group when
```

### **Complex Attribute**

mode

#### **Group Statements**

```
domain
fall_power (template name) {}
power (template name) {}
rise power (template name) {}
```

# Syntax for One-Dimensional, Two-Dimensional, and Three-Dimensional Tables

You can define a one-, two-, or three-dimensional table in the <code>internal\_power</code> group in either of the following ways:

- Using the power group
- Using a combination of the related\_pin attribute, the fall\_power group, and the rise power group
- Using a combination of the related\_pin attribute, the power group, and the equal\_or\_opposite attribute.

#### Note:

Either braces { } or quotation marks " " are valid syntax for values specified in internal power tables.

This is the syntax for a one-dimensional table using the power group:

```
internal_power() {
  power (template name) {
    values ("float, ..., float");
  }
}
```

This is the syntax for a one-dimensional table using fall power, and rise power:

```
internal_power() {
  fall_power (template name) {
    values ("float, ..., float");
  }
  rise_power (template name) {
    values ("float, ..., float");
  }
}
```

This is the syntax for a two-dimensional table using the power group:

```
internal_power() {
  power (template name) {
    values ("float, ..., float");
  }
}
```

This is the syntax for a two-dimensional table using the related\_pin attribute and the fall power and rise power groups:

```
internal_power() {
  related_pin : "name | name_list";
```

# Chapter 3: pin Group Description and Syntax Group Statements

```
fall_power (template name) {
   values ("float, ..., float");
}
rise_power (template name) {
   values ("float, ..., float");
}
```

This is the syntax for a three-dimensional table using the power group:

```
internal_power() {
  power (template name) {
    values ("float, ..., float");
  }
}
```

This is the syntax for a three-dimensional table using the related\_pin attribute, power group, and the equal or opposite attribute:

```
internal_power() {
  related_pin : "name | name_list" ;
  power (template name) {
    values ("float, ..., float");
  }
  equal_or_opposite_output : "name | name_list" ;
}
```

# equal\_or\_opposite\_output Simple Attribute

The equal\_or\_opposite\_output attribute designates optional output pin or pins whose capacitance is used to access a three-dimensional table in the internal power group.

#### **Syntax**

```
equal_or_opposite_output : "name | name_list" ;
name | name_list
```

The name of the output pin or pins.

#### Note:

This pin (or pins) has to be functionally equal to or opposite of the pin named in this pin group.

#### **Example**

```
equal or opposite output : "Q" ;
```

#### Note:

The output capacitance of this pin (or pins) is used as the total output2 net capacitance variable in the internal power lookup table.

# falling\_together\_group Simple Attribute

The falling\_together\_group attribute identifies the list of two or more input or output pins that share logic and are falling together during the same time period. This time period is set with the switching\_interval attribute; see switching\_interval Simple Attribute on page 303 for details.

Together, the falling\_together\_group and switching\_interval attribute settings determine the level of power consumption.

#### **Syntax**

```
falling_together_group : "list of pins" ;
```

list of pins

The names of the input or output pins that share logic and are falling during the same time period.

#### **Example**

```
cell (foo) {
  pin (A) {
    internal_power () {
      falling_together_group : "B C D" ;
      rising_together_group : "E F G" ;
      switching_interval : 10.0 ;
      rise_power () {
          ...
      }
      fall_power () {
          ...
      }
    }
}
```

# power\_level Simple Attribute

This optional attribute is used for multiple power supply modeling. In the <code>internal\_power</code> group at the pin level, you can specify the power level used to characterize the lookup table.

```
power_level : "name" ;
```

#### name

Name of the power rail defined in the power supply group.

### Example

```
power level : "VDD1" ;
```

# related\_pin Simple Attribute

This attribute is used only in three-dimensional tables. It associates the <code>internal\_power</code> group with a specific input or output pin. If <code>related\_pin</code> is an output pin, it must be functionally equal to or opposite of the pin in that <code>pin</code> group.

If related\_pin is an input pin, the pin's input transition time is used as a variable in the internal power lookup table.

If related\_pin is an output pin, the pin's capacitance is used as a variable in the internal power lookup table.

### **Syntax**

```
related_pin : "name | name_list" ;
name | name list
```

The name of the input or output pin or pins.

### **Example**

```
related pin : "A B" ;
```

The pin or pins in the <code>related\_pin</code> attribute denote the path dependency for the <code>internal\_power</code> group. A particular <code>internal\_power</code> group is accessed if the input pin or pins named in the <code>related\_pin</code> attribute cause the corresponding output pin named in the <code>pin</code> group to toggle. All functionally related pins must be specified in a <code>related\_pin</code> attribute if two-dimensional tables are being used.

# related\_pg\_pin Simple Attribute

Use this optional attribute to associate a power and ground pin with leakage power and internal power tables. The leakage power and internal energy tables can be omitted when the voltage of a primary\_power or backup\_ground pg\_pin is at reference voltage zero, since the value of the corresponding leakage power and internal energy tables are always zero.

In the absence of a related\_pg\_pin attribute, the internal\_power or leakage\_power specifications apply to the whole cell (cell-specific power specification). Cell-specific and pg\_pin-specific power specifications cannot be mixed; that is, when one internal\_power

group has the related\_pg\_pin attribute, all the internal\_power groups must have the related pg pin attribute.

### **Syntax**

```
related pg pin : pg pin;
```

where pg pin is the name of the related PG pin.

#### **Example**

```
related_pg_pin : G2 ;
```

# rising\_together\_group Simple Attribute

The rising\_together\_group attribute identifies the list of two or more input or output pins that share logic and are rising during the same time period. This time period is defined with the switching\_interval attribute; see switching\_interval Simple Attribute on page 303 for details.

Together, the rising\_together\_group attribute and switching\_interval attribute settings determine the level of power consumption.

### **Syntax**

```
rising_together_group : "list of pins" ;
```

#### list of pins

The names of the input or output pins that share logic and are rising during the same time period.

#### Example

```
cell (new_cell) {
  pin (A) {
    internal_power () {
     falling_together_group : "B C D";
    rising_together_group : "E F G";
    switching_interval : 10.0;
    rise_power () {
        ...
    }
    fall_power () {
        ...
    }
  }
}
```

## switching\_interval Simple Attribute

The switching\_interval attribute defines the time interval during which two or more pins that share logic are falling, rising, or switching (either falling or rising) during the same time period.

This attribute is set together with the falling\_together\_group, rising\_together\_group, or switching\_together\_group attribute. Together with one of these attributes, the switching interval attribute defines a level of power consumption.

For details about the attributes that are set together with the <code>switching\_interval</code> attribute, see falling\_together\_group Simple Attribute on page 300, rising\_together\_group Simple Attribute on page 302, and switching\_together\_group Simple Attribute on page 303.

#### **Syntax**

```
switching_interval : value<sub>float</sub> ;
value
```

A floating-point number that represents the time interval during which two or more pins that share logic are transitioning together.

#### **Example**

```
pin (Z) {
  direction : output;
  internal_power () {
    switching_together_group : "A B";
    /*if pins A, B, and Z switch*/;
    switching_interval : 5.0;
    /* switching within 5 time units */;
    power () {
        ...
    }
  }
}
```

# switching\_together\_group Simple Attribute

The switching\_together\_group attribute identifies a list of two or more input or output pins that share logic, are either falling or rising during the same time period, and are not affecting the power consumption.

The time period is defined with the switching\_interval attribute. See switching\_interval Simple Attribute on page 303 for details.

```
switching together group : "list of pins";
```

#### list of pins

The names of the input or output pins that share logic, are either falling or rising during the same time period, and are not affecting power consumption.

# when Simple Attribute

The when attribute specifies the state-dependent condition that determines whether this power table is accessed.

You can use the when attribute to define one-, two-, or three-dimensional tables in the internal\_power group. You can also use the when attribute in the power, fall\_power, and rise power groups.

#### Note:

If you want to use the same Boolean expression for multiple when statements in an internal\_power group, you must specify a different power rail for each internal power group.

### **Syntax**

```
when : "Boolean expression" ;
```

#### Boolean expression

The name or names of the input and output pins with corresponding Boolean operators.

Table 20 lists the Boolean operators valid in a when statement.

Table 20 Valid Boolean Operators

| Operator | Description                 |
|----------|-----------------------------|
| 1        | invert previous expression  |
| !        | invert following expression |
| ٨        | logical XOR                 |
| *        | logical AND                 |
| &        | logical AND                 |
| space    | logical AND                 |
| +        | logical OR                  |
| 1        | logical OR                  |
| 1        | signal tied to logic 1      |
|          |                             |

| Operator | Description            |
|----------|------------------------|
| 0        | signal tied to logic 0 |

The order of precedence of the operators is left to right, with inversion performed first, then XOR, then AND, then OR.

### Example

```
when : "A B" ;
```

# mode Complex Attribute

The mode attribute specifies the current mode of operation of the cell. Use this attribute in the internal power group to define the internal power in the specified mode.

### **Syntax**

```
mode (mode_name, mode_value) ;
Example
```

```
mode (rw, read) ;
```

# fall\_power Group

The fall\_power group defines the power associated with a fall transition on a pin. You specify a fall power group in an internal power group in a pin group, as shown here.

```
cell (name<sub>string</sub>) {
  pin (name<sub>string</sub>) {
    internal_power () {
      fall_power (template name) {
         ... fall power description ...
      }
    }
  }
}
```

#### **Complex Attributes**

```
index_1 ("float, ..., float"); /* lookup table */
index_2 ("float, ..., float"); /* lookup table */
index_3 ("float, ..., float"; /* lookup table */
values ("float, ..., float"); /* lookup table */
```

#### float

Floating-point numbers that identify the amount of energy per fall transition the cell consumes internally.

You convert the values attribute to power consumption by multiplying the unit by the factor transition or per-unit time, as follows:

- nindex 1 floating-point numbers if the table is one-dimensional
- nindex 1 x nindex 2 floating-point numbers if the table is two-dimensional
- nindex\_1 x nindex\_2 x nindex\_3 floating-point numbers if the table is three-dimensional

nindex\_1, nindex\_2, and nindex\_3 are the size of index\_1, index\_2, and index\_3 in this group or in the power\_lut\_template group it inherits. Quotation marks (" ") enclose a group. Each group represents a row in the table.

This power is accessed when the pin has a fall transition. If you have a fall power group, you must have a rise power group.

The example in rise\_power Group shows cells that contain internal power information in the pin group.

## power Group

Use the power group to define power when the rise power equals the fall power for a particular pin. Specify a power group within an internal\_power group in a pin group at the cell level.

### **Syntax**

```
library (name) {
  cell (name) {
    pin (name) {
      internal_power () {
        power (template name) {
            ... power template description ...
      }
      }
  }
}
```

#### **Complex Attributes**

```
index_1 ("float, ..., float");
index_2 ("float, ..., float");
index_3 ("float, ..., float");
values ("float, ..., float");
```

#### float

Floating-point numbers that identify the amount of energy per transition, either rise or fall, the cell consumes internally.

You convert the values attribute to power consumption by multiplying the unit by the factor transition or per-unit time, as follows:

- nindex 1 floating-point numbers if the table is one-dimensional
- nindex 1 X nindex 2 floating-point numbers if the table is two-dimensional
- nindex\_1 x nindex\_2 x nindex\_3 floating-point numbers if the table is threedimensional

nindex\_1, nindex\_2, and nindex\_3 are the size of index\_1, index\_2, and index\_3 in this group or in the power\_lut\_template group it inherits. Quotation marks (" ") enclose a group. Each group represents a row in the table.

This power is accessed when the pin has a rise transition or fall transition. The values in the table specify the average power per transition.

The example in rise\_power Group shows cells that contain power information in the internal power group in a pin group.

## rise\_power Group

The rise\_power group defines the power associated with a rise transition on a pin. Specify the rise power group in an internal power group in a pin group.

### **Syntax**

```
cell (name) {
  pin (name) {
    internal_power () {
     rise_power (template name) {
        ... rise power description ...
     }
     }
}
```

#### **Complex Attributes**

```
index_1 ("float, ..., float");
index_2 ("float, ..., float");
index_3 ("float, ..., float");
values ("float, ..., float");
```

#### float

Floating-point numbers that identify the amount of energy per rise transition the cell consumes internally.

You convert the values attribute to power consumption by multiplying the unit by the factor transition or per-unit time, as follows:

- nindex 1 floating-point numbers if the table is one-dimensional
- nindex 1 x nindex 2 floating-point numbers if the table is two-dimensional
- nindex\_1 x nindex\_2 x nindex\_3 floating-point numbers if the table is threedimensional

The nindex\_1, nindex\_2, and nindex\_3 number are the size of the index\_1, index\_2, and index\_3 attribute values in this group or in the power\_lut\_template group it inherits. Quotation marks (" ") enclose a group. Each group represents a row in the table.

This power is accessed when the pin has a rise transition.

Example 33 shows cells that contain internal power information in the pin group.

### Example 33 A Library With Internal Power

```
library(internal power example) {
   power_lut_template(output_by_cap1_cap2_and_trans) {
  variable_1 : total_output1_net_capacitance ;
  variable_2 : equal_or_opposite_output_net_capacitance ;
  variable_3 : input_transition_time ;
      index_1 ("0.0, 5.0, 20.0"); index_2 ("0.0, 5.0, 20.0"); index_3 ("0.0, 1.0, 2.0");
   power_lut_template(output_by_cap_and_trans) {
      variable 1 : total_output_net_capacitance;
variable 2 : input_transition_time;
index 1 ("0.0, 5.0, 20.0");
index_2 ("0.0, 1.0, 2.0");
   power lut template(input by trans) {
      varIable 1 : input transition_time ;
index_1 ("0.0, 1.0, 2.0") ;
   cell(AN2) {
       pin(Z) {
           direction : output;
          internal power() {
             power (output by cap and trans) {
  values ("2.2, 3.7, 4.3", "1.7, 2.1, 3.5", "1.0, 1.5, 2.8");
            related pin : "A B" ;
        }
      pin(A) {
          direction : input ;
```

# Chapter 3: pin Group Description and Syntax Group Statements

```
pin(B) {
     direction : input ;
cell(FLOP1) {
  pin(CP)
    direction : input ;
    internal power() {
      power (input_by_trans) {
  values ("1.5, 2.5, 4.7");
  pin(D) {
    direction : input ;
  pin(S) {
    direction : input ;
  pin(R) {
    direction : input ;
  pin(Q) {
    direction : output ;
    internal_power() {
        when : "S' + R'";
         equal_or_opposite_output : "QN" ;
    related_pin : "CP" ;
    internal_power() {
  power (output_by_cap_and_trans) {
    values ("1.8, 3.4, 4.0", "1.5, 1.9, 3.3", "0.8, 1.3, 2.5");
      related pin : "S R" ;
    }
  pin(QN) {
    direction : output ;
        internal power() {
         rise power (output by cap and trans) { values ("0.5, 0.9, 1.3", "0.3, 0.7, 1.1", "0.2, 0.5, 0.9");
        fall_power (output_by_cap_and_trans) {
  values ("0.1, 0.7, 0.9", "-0.1, 0.2, 0.4", "-0.2, 0.2, 0.3");
       related pin : "S R" ;
    }
    . . .
```

```
} ...
```

## max\_cap Group

The  $\max\_{cap}$  group defines the frequency-based maximum capacitance information for the output and inout pins.

### **Syntax**

```
library (name) {
  cell (name) {
    pin (name) {
      max_cap (template name) {
         ... capacitance description ...
      }
    }
}
```

#### template name

A value representing the name of a <code>maxcap\_lut\_template</code> group. You need to specify or remove an attribute from the group according to the template. The supported attributes for the template are <code>frequency</code> and <code>input\_transition\_time</code>. Because <code>input\_transition\_time</code> is the second index attribute, a <code>related\_pin</code> attribute is required to inform the transition of the corresponding input pin. The template can be one-dimensional or two-dimensional. A one-dimensional template does not allow the <code>related\_pin</code> attribute. A two-dimensional template requires the <code>related\_pin</code> attribute.

### **Example**

```
related_pin : A ;
}
```

## max\_trans Group

Use the  $\max_{trans}$  group to describe the maximum transition information for output and inout pins.

### **Syntax**

```
library (name) {
  cell (name) {
    pin (name) {
      max_trans ( template_name_id ) {
      ... transition description ...
      }
    }
}
```

template name

A value representing the name of a maxtrans lut template group.

### **Example**

```
max_trans ( ) {
    ...
}
```

# min\_pulse\_width Group

In a pin, bus, or bundle group, the min\_pulse\_width group models the enabling conditional minimum pulse width check. In the case of a pin, the timing check is performed on the pin itself, so the related pin must be the same.

#### **Example**

```
pin(A) {
    ...
    min_pulse_width() {
        constraint_high : 3.0 ;
        constraint_low : 3.5 ;
        when : "SE" ;
        sdf_cond : "SE == 1'B1" ;
    }
}
```

For an example that shows how to specify a lookup table with the timing\_type attribute and min\_pulse\_width and minimum\_period values, see the example in Sequential Timing Arcs.

### Simple Attributes

```
constraint_high
constraint_low
when
sdf cond
```

### **Complex Attributes**

mode

# constraint\_high Simple Attribute

The <code>constraint\_high</code> attribute defines the minimum length of time the pin must remain at logic 1. You define a value for either <code>constraint\_high</code>, <code>constraint\_low</code>, or both in the <code>min pulse width group</code>.

#### **Syntax**

```
constraint_high : valuefloat ;
```

A nonnegative number.

#### Example

```
constraint high : 3.0 ; /* min pulse width high */
```

# when Simple Attribute

The when attribute defines the enabling condition for the check in logic expression format.

```
when : "Boolean expression" ;
```

For a list of Boolean operators, see the table in switching together group Simple Attribute.

### **Example**

```
when : "SE" ;
```

# constraint\_low Simple Attribute

The <code>constraint\_low</code> attribute defines the minimum length of time the pin must remain at logic 0. You define a value for either <code>constraint\_low</code>, <code>constraint\_high</code>, or both in the min pulse width <code>group</code>.

### **Syntax**

```
constraint_low : valuefloat ;
value
```

A nonnegative number.

### **Example**

```
constraint_low : 3.5 ; /* min_pulse_width_low */
```

# sdf\_cond Simple Attribute

The sdf\_cond attribute defines the enabling condition for the check in Open Verilog International (OVI) Standard Delay Format (SDF) 2.1 syntax.

### **Syntax**

```
sdf_cond : "Boolean expression" ;
```

#### Boolean expression

An SDF condition expression.

#### **Example**

```
sdf cond : "SE == 1'B1" ;
```

# mode Complex Attribute

The mode complex attribute uses the mode\_name to reference a mode\_value group defined in the cell.

In PG pin power states modeling, when you specify the  $pg\_setting$  attribute in the referenced  $mode\_value$  group, the  $min\_pulse\_width$  group where the mode is referenced becomes power-state aware.

#### **Syntax**

```
pin (pin_name) {
   min_pulse_width(min_pulse_width_name) {
      mode(mode_def_name, mode_name);
   }
}
```

#### **Example**

```
mode (power state, active);
```

## minimum\_period Group

In a pin, bus, or bundle group, the minimum\_period group models the enabling conditional minimum period check. In the case of a pin, the check is performed on the pin itself, so the related pin must be the same.

If the pin group contains a minimum\_period group and a min\_period attribute, the min period attribute is ignored.

# **Syntax**

```
minimum_period() {
  constraint : value ;
  when : "Boolean expression" ;
  sdf_cond : "Boolean expression" ;
}
```

For an example that shows how to specify a lookup table with the timing\_type attribute and min pulse width and minimum period values, see Example.

# Simple Attributes

```
constraint
when
sdf cond
```

# **Complex Attributes**

mode

# constraint Simple Attribute

This required attribute defines the minimum clock period for the pin.

```
constraint : valuefloat ;
```

value

A nonnegative number.

### Example

```
constraint : 9.5 ;
```

## when Simple Attribute

This required attribute defines the enabling condition for the check in logic expression format.

### **Syntax**

```
when : "Boolean expression" ;
```

For a list of Boolean operators, see the table in when Simple Attribute.

#### **Example**

```
when : "SE" ;
```

# sdf\_cond Simple Attribute

This required attribute defines the enabling condition for the check in OVI SDF 2.1 syntax.

### **Syntax**

```
sdf_cond : "Boolean expression" ;
```

#### Boolean expression

An SDF condition expression.

#### **Example**

```
sdf cond : "SE == 1'b1" ;
```

# mode Complex Attribute

The mode attribute uses the <code>mode\_name</code> to reference a <code>mode\_value</code> group defined in the cell. When you specify the <code>pg\_setting</code> attribute in the referenced <code>mode\_value</code> group, the <code>minimum period</code> group where the mode is referenced becomes power-state aware.

```
pin (pin_name) {
   minimum_period(minimum_period_name) {
      mode(mode_def_name, mode_name);
   }
}
```

#### Example

```
mode (power state, active);
```

# receiver\_capacitance Group

Use the receiver\_capacitance group to specify capacitance values for composite current source (CCS) receiver modeling at the pin level.

### **Syntax**

```
library (namestring) {
  cell (namestring) {
    pin (namestring) {
      receiver_capacitance () {
      ... description ...
      }
    }
}
```

# **Groups**

For two-segment receiver capacitance model

```
receiver_capacitance1_fall
receiver_capacitance1_rise
receiver_capacitance2_fall
receiver_capacitance2_rise
```

For multisegment receiver capacitance model

```
receiver_capacitance_fall
receiver capacitance rise
```

#### receiver\_capacitance1\_fall Group

In the two-segment receiver capacitance model, you can define the receiver\_capacitance1\_fall group at the pin level and the timing level. Define the receiver\_capacitance1\_fall group at the pin level to reference a lookup table template. For information about using the group at the timing level, see receiver\_capacitance1\_fall Group on page 365.

#### **Syntax**

```
receiver_capacitance1_fall (lu_template_name) {
lu_template_name
```

The name of a template.

#### **Complex Attribute**

values

#### **Example**

```
receiver_capacitance () {
  receiver_capacitance1_rise (LTT1) {
    values (0.0, 0.0, 0.0, 0.0);
  }
  receiver_capacitance1_fall (LTT1) {
    ...
  }
  ...
}
```

#### receiver\_capacitance1\_rise Group

For information about using the receiver\_capacitance1\_rise group, see the description of the "receiver capacitance1 fall Group."

### receiver\_capacitance2\_fall Group

For information about using the receiver\_capacitance2\_fall group, see the description of "receiver capacitance1 fall Group."

### receiver\_capacitance2\_rise Group

For information about using the receiver\_capacitance2\_rise group, see the description of the "receiver capacitance1 fall Group."

#### receiver\_capacitance\_fall Group

In the multi-segment receiver capacitance model, you can define the receiver\_capacitance\_fall group in the pin-level receiver\_capacitance group and in the timing group. Define the receiver\_capacitance\_fall group to reference a lookup table template. For information about using the group at the timing level, see receiver capacitance fall Group on page 365.

#### **Syntax**

```
receiver_capacitance_fall (lu_template_name) {}
```

lu\_template\_name

The name of a template.

#### Simple Attribute

segment

#### segment Simple Attribute

The segment attribute specifies the segment that the receiver\_capacitance\_rise or the receiver capacitance fall group represents. The values vary from 1 to N.

### **Complex Attribute**

values

#### values Complex Attribute

Use this attribute to specify the receiver capacitance values in voltage rise or fall segments.

### **Example**

```
receiver_capacitance () {
  receiver_capacitance_rise (LTT1) {
    segment: 4 ;
    values (0.0, 0.0, 0.0, 0.0) ;
  }
  receiver_capacitance_fall (LTT1) {
    ...
  }
  ...
}
```

#### receiver\_capacitance\_rise Group

For information about using the receiver\_capacitance\_rise group, see the description of the "receiver\_capacitance\_fall Group."

# **Complex Attribute**

mode

#### mode Attribute

The mode attribute specifies the current mode of the cell. If the mode attribute is specified, the mode\_name and mode\_value must be predefined in the mode\_definition group at the cell level.

# **Simple Attributes**

when

Applicable only to two-segment receiver capacitance model

```
char_when
char_when_fall
char_when_rise
```

#### when Attribute

The when attribute specifies the Boolean condition for the input state of the receiver capacitance timing arc.

### char\_when Attribute

The char\_when attribute specifies the input state at which the receiver capacitance timing arc was characterized.

You must specify the <code>char\_when</code> attribute in a pin-level <code>receiver\_capacitance</code> group that represents a default condition timing arc, that is, does not have the conditional <code>when</code> attribute.

### char\_when\_fall and char\_when\_rise Attributes

The char\_when\_fall and char\_when\_rise attributes specify the falling and rising input states at which the receiver capacitance timing arc was characterized. Correlation tools can use this input state for SPICE validation.

#### **Syntax**

```
char_when_fall : Boolean expression ;
char_when_rise : Boolean expression ;

Example

char_when_fall : "A1 * A3" ;
char_when_rise : "A1 * !A3" ;
```

# timing Group in a pin Group

A timing group is defined within a pin group. The groups and attributes of the timing group are listed in the alphabetical order.

To identify timing arcs, you can name a timing group.

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing (name<sub>string</sub>) {
      ... timing description ...
      }
    }
}
```

#### **Simple Attributes**

```
clock gating flag : true|false ;
default timing : true|false ;
fpga arc condition : "Boolean expression" ;
interdependence id : integer ;
output signal level high : float ;
output signal level low : float ;
related output pin : name ;
related pin : " name1 [name2 name3 ... ] ";
sdf cond : "SDF expression" ;
sdf cond end : "SDF expression" ;
sdf cond start : "SDF expression" ;
sdf edges : SDF edge type ;
timing sense : positive unate | negative unate | non unate;
timing type : combinational | combinational rise |
  combinational_fall | three_state_disable |
  three state disable rise | three state disable fall |
  three state enable | three state enable rise |
  three state enable fall |rising edge | falling edge |
  preset | clear | hold rising | hold falling |
  setup rising | setup_falling | recovery_rising |
  recovery falling | skew rising | skew falling |
  removal rising | removal falling | min pulse width |
  minimum period | max clock tree path |
  min clock tree path | non seq setup rising |
  non_seq_setup_falling | non_seq_hold_rising |
  non seq hold falling | nochange high high |
  nochange high low | nochange low high |
  nochange low low ;
when : "Boolean expression" ;
when end : "Boolean expression" ;
when start: "Boolean expression";
Complex Attributes
active input ccb(string, string);
active output ccb(string) ;
function
mode
pin name map
propagating ccb(string, string);
reference input
wave rise
wave fall
wave_rise time interval
```

wave fall time interval

### **Group Statements**

```
cell degradation () { }
cell fall () { }
cell rise () { }
char config () { }
fall_constraint () { }
fall propagation () { }
fall transition () { }
ocv sigma cell fall () { }
ocv sigma_cell_rise () { }
ocv sigma fall constraint () {}
ocv sigma fall transition () {}
ocv sigma rise constraint () {}
ocv sigma rise transition () {}
ocv sigma retaining fall () {}
ocv sigma retaining rise () {}
ocv sigma retain fall slew () {}
ocv sigma retain rise slew () {}
ocv_mean_shift_cell_rise(){}
ocv_mean_shift_cell_fall(){}
ocv_mean_shift_rise_transition(){}
ocv_mean_shift_fall_transition(){}
ocv mean shift rise constraint() {}
ocv mean shift fall constraint() {}
ocv mean shift retaining rise() { }
ocv mean shift retaining fall(){}
ocv mean shift retain rise slew(){}
ocv mean shift retain fall slew(){}
ocv skewness cell rise(){}
ocv_skewness_cell_fall(){}
ocv_skewness_rise_transition(){}
ocv_skewness_fall_transition(){}
ocv_skewness_rise_constraint(){}
ocv skewness fall constraint(){}
ocv skewness retaining rise() { }
ocv skewness retaining fall(){}
ocv skewness retain rise slew(){}
ocv skewness retain fall slew(){}
ocv std dev cell rise(){}
ocv_std_dev_cell_fall(){}
ocv_std_dev_rise_transition(){}
ocv_std_dev_fall_transition(){}
ocv std dev rise constraint(){}
ocv std dev fall constraint() {}
ocv std dev retaining rise(){}
```

# Chapter 3: pin Group Description and Syntax Group Statements

```
ocv std dev retaining_fall(){}
ocv std dev retain rise slew(){}
ocv_std_dev_retain_fall_slew (){}
output current fall () { }
output current rise () { }
receiver capacitance fall
receiver_capacitance_rise
receiver capacitance1 fall () { }
receiver capacitance1 rise () { }
receiver capacitance2 fall () { }
receiver capacitance2 rise () { }
retaining fall () { }
retaining rise () { }
retain fall slew () { }
retain rise slew () { }
rise constraint () { }
rise propagation () { }
rise transition () { }
```

# clock\_gating\_flag Simple Attribute

Use this attribute to indicate that a constraint arc is for a clock gating relation between the data and clock pin, instead of a constraint found in standard sequential devices, such as registers and latches.

### **Syntax**

```
clock gating flag : Boolean ;
```

#### Boolean

Valid values are true and false. The value true is applicable only when the value of the timing\_type attribute is setup, hold, or nochange. When not defined for a timing arc, the value false is assumed, indicating the timing arc is part of a standard sequential device.

#### **Example**

```
clock_gating_flag : true ;
```

# default timing Simple Attribute

The default\_timing attribute allows you to specify one timing arc as the default in the case of multiple timing arcs with when statements.

```
default timing : Boolean expression ;
```

#### Example

```
default timing : true ;
```

# fpga\_arc\_condition Simple Attribute

The fpga\_arc\_condition attribute specifies a Boolean condition that enables a timing arc.

### **Syntax**

```
fpga\_arc\_condition : condition_{Boolean};
```

condition

Specifies a Boolean condition. Valid values are true and false.

### **Example**

```
fpga arc condition : "!A" ;
```

# interdependence\_id Simple Attribute

Use pairs of interdependence\_id attributes to identify interdependent pairs of setup and hold constraint tables. Interdependence data is supported in conditional constraint checking; the value of the interdependence\_id attribute increases independently for each condition. Interdependence data can be specified in pin, bus, and bundle groups.

### **Syntax**

```
interdependence_id : "nameenum" ;
name
```

Valid values are 1, 2, 3, and so on.

#### **Examples**

```
timing()
  related_pin : CLK ;
  timing_type: setup_rising ;
  interdependence_id : 1 ;
  ...

timing()
  related_pin : CLK ;
  timing_type: setup_rising ;
  interdependence_id : 2 ;

...
pin (D_IN) {
    ...
/* original nonconditional setup/hold constraints */
```

# Chapter 3: pin Group Description and Syntax Group Statements

```
setup/hold constraints
/* new interdependence data for nonconditional constraint
checking */
setup/hold, interdependent id = 1
setup/hold, interdependent_id = 2
setup/hold, interdependent id = 3
/* original setup/hold constraints for conditional
<condition a> */
setup/hold when <condition a>
/* new interdependence data for <condition a> constraint
checking */
setup/hold when <condition a>, interdependent id = 1
setup/hold when <condition a>, interdependent id = 2
setup/hold when <condition a>, interdependent id = 3
/* original setup/hold constraints for conditional
<condition b> */
setup/hold when <condition b>
/* new interdependence data for <condition b> constraint
checking */
setup/hold when <condition b>, interdependent id = 1
setup/hold when <condition b>, interdependent id = 2
setup/hold when <condition b>, interdependent id = 3
```

#### Guidelines:

- To prevent potential backward-compatibility issues, interdependence data cannot be the first timing arc in the pin group.
- The interdependence\_id attribute only supports the following timing types: setup\_rising, setup\_falling, hold\_rising, and hold\_falling. If you set this attribute on other timing types, an error is reported.
- You must specify setup and hold interdependence data in pairs; otherwise an error is reported. If you define one setup\_rising timing arc with interdependence\_id: 1; on a pin, you must also define a hold\_rising timing arc with interdependence\_id: 1; for that pin. The interdependence\_id can be a random integer, but it must be found in a pair of timing arcs. These timing types are considered as pairs: setup\_rising with hold\_rising and setup\_falling with hold\_falling.
- For each set of conditional constraints (nonconditional categorized as a special condition), a timing arc with a specific <code>interdependence\_id</code> must be unique in a pin group.
- For each set of conditional constraints, the <code>interdependence\_id</code> must start from 1, and if there is multiple interdependence data defined, the values for the

interdependence\_id must be in consecutive order. That is, 1, 2, 3 is allowed, but 1, 2, 4 is not.

## output\_signal\_level\_high Simple Attribute

The optional output\_signal\_level\_high and output\_signal\_level\_low attributes specify the actual output voltages of an output pin after a transition through a timing arc.

The <code>output\_signal\_level\_low</code> attribute specifies the minimum voltage after a falling transition to state 0.

The output\_signal\_level\_high attribute specifies the maximum voltage value after a rising transition to state 1.

Define the output\_signal\_level\_low and output\_signal\_level\_high attributes in the timing group when the following occur together:

- The cell output exhibits a partial voltage swing (and not a rail-to-rail swing).
- The voltages are different in different timing arcs.

### **Syntax**

```
output_signal_level_high : float ;
output_signal_level_low : float ;

Example

output_signal_level_high : 0.75;
output_signal_level_low : 0.15;
```

## output\_signal\_level\_low Simple Attribute

See output signal level high Simple Attribute on page 325.

## related\_output\_pin Simple Attribute

The related\_output\_pin attribute specifies the output or inout pin used to describe a load-dependent constraint. This is an attribute in the timing group of the output or inout pin. The pin defined must be a pin in the same cell, and its direction must be either output or inout.

### **Syntax**

```
related_output_pin : name ;
Example
related output pin : Z ;
```

## related\_pin Simple Attribute

The related\_pin attribute defines the pin or pins representing the start point of the timing arc. It is required in all timing groups.

### **Syntax**

```
related pin : "name1 [name2 name3 ... ]" ;
```

In a cell with input pin A and output pin B, define A and its relationship to B in the related pin attribute statement in the timing group that describes pin B.

### Example

```
pin (B) {
    direction : output ;
    function : "A'";
    timing () {
       related_pin : "A" ;
       ... timing information ...
    }
}
```

The related\_pin attribute statement can also serve as a shortcut for two identical timing arcs for a cell. For example, in a 2-input NAND gate with identical delays from both input pins to the output pin, you only need to define only one timing arc with two related pins.

### **Example**

```
pin (Z) {
    direction : output;
    function : "(A * B)'";
    timing () {
       related_pin : "A B";
       ... timing information ...
    }
}
```

When a bus name appears in a  $related\_pin$  attribute, the bus members or range of members is distributed across all members of the parent bus. The width of the bus or the range must be the same as the width of the parent bus.

Pin names used in a related pin statement can start with a nonalphabetic character.

### **Example**

```
related pin : "A 1B 2C" ;
```

### Note:

It is not necessary to use the escape character, \ (backslash), with nonalphabetic characters.

## sdf\_cond Simple Attribute

The sdf\_cond attribute is defined in the state-dependent timing group to support SDF file generation and condition matching during back-annotation.

### **Syntax**

```
sdf_cond : "SDF expression" ;
```

### SDF expression

A string that represents a Boolean description of the state dependency of the delay. Use a Boolean description that conforms to the valid syntax defined in the OVI SDF, which is different from the Boolean expression. For a complete description of the valid syntax for these expressions, see the OVI specification for SDF, V1.0.

### **Example**

```
sdf cond : "b == 1'b1" ;
```

## sdf\_cond\_end Simple Attribute

The sdf\_cond\_end attribute defines a timing-check condition specific to the end event in VHDL models. The expression must conform to OVI SDF 2.1 timing-check condition syntax.

### **Syntax**

```
sdf_cond_end : "SDF expression" ;
```

### SDF expression

An SDF expression containing names of input, output, inout, and internal pins.

### Example

```
sdf cond end : "SIG 0 == 1'b1" ;
```

## sdf cond start Simple Attribute

The sdf\_cond\_start attribute defines a timing-check condition specific to the start event in full-timing gate-level simulation (FTGS) models. The expression must conform to OVI SDF 2.1 timing-check condition syntax.

### **Syntax**

```
sdf cond start : "SDF expression" ;
```

### SDF expression

An SDF expression containing names of input, output, inout, and internal pins.

### Example

```
sdf cond start : "SIG 2 == 1'b1" ;
```

## sdf\_edges Simple Attribute

The sdf\_edges attribute defines the edge specification on both the start pin and the end pin. The default is noedge.

### **Syntax**

```
sdf_edges : sdf_edge_type;

sdf_edge_type

The valide edge types are: noedge, start_edge, end_edge, or both_edges.
The default is noedge.
```

### **Example**

```
sdf_edges : both_edges;
sdf_edges : start_edge ; /* edge specification on starting pin */
sdf_edges : end_edge ; /* edge specification on end pin */
```

## sensitization\_master Simple Attribute

The sensitization\_master attribute defines the sensitization group specific to the current timing group to generate stimulus for characterization. The attribute is optional when the sensitization master used for the timing arc is the same as that defined in the current cell. It is required when they are different. Any sensitization group name predefined in the current library is a valid attribute value.

### **Syntax**

```
sensitization_master : sensitization_group_name;
sensitization group name
```

A string identifying the sensitization group name predefined in the current library.

### Example

```
sensitization master : sensi 2in 1out;
```

## timing sense Simple Attribute

The timing sense attribute describes the way an input pin logically affects an output pin.

### **Syntax**

```
timing_sense : positive_unate | negative_unate | non_unate ;
positive unate
```

Combines incoming rise delays with local rise delays and compares incoming fall delays with local fall delays.

### negative unate

Combines incoming rise delays with local fall delays and compares incoming fall delays with local rise delays.

### non\_unate

Combines local delays with the worst-case incoming delay value. The non-unate timing sense represents a function whose output value change cannot be determined from the direction of the change in the input value.

The timing\_sense is derived from the logic function of a pin. For example, the value derived for an AND gate is positive\_unate, the value for a NAND gate is negative\_unate, and the value for an XOR gate is non unate.

A function is *unate* if a rising (or falling) change on a positive unate input variable causes the output function variable to rise (or fall) or not change. A rising (or falling) change on a negative unate input variable causes the output function variable to fall (or rise) or not change. For a nonunate variable, further state information is required to determine the effects of a particular state transition.

You can specify half-unate sequential timing arcs if the timing\_type value is either rising\_edge or falling\_edge and the timing\_sense value is either positive\_unate or negative unate.

- In the case of rising\_edge and positive\_unate values, only the cell\_rise and rise transition information is required.
- In the case of rising\_edge and negative\_unate values, only the cell\_fall and fall\_transition information is required.
- In the case of falling\_edge and positive\_unate values, only the cell\_rise and rise\_transition information is required.
- In the case of falling\_edge and negative\_unate values, only the cell\_fall and fall transition information is required.

Do not define the timing\_sense value of a pin, except when you need to override the derived value or when you are characterizing a noncombinational gate such as a three-state component. For example, you might want to define the timing sense manually when you model multiple paths between an input pin and an output pin, such as in an XOR gate.

It is possible that one path is positive unate while another is negative unate. In this case, the first timing arc is given a positive\_unate designation and the second is given a negative unate designation.

Timing arcs with a timing type of clear or preset require a timing sense attribute.

If related pin is an output pin, you must define a timing sense attribute for that pin.

## timing\_type Simple Attribute

The timing\_type attribute distinguishes between combinational and sequential cells by defining the type of timing arc. If this attribute is not assigned, the cell is considered combinational.

### **Syntax**

```
timing_type : combinational | combinational_rise |
  combinational_fall | three_state_disable |
  three_state_disable_rise | three_state_disable_fall |
  three_state_enable | three_state_enable_rise |
  three_state_enable_fall | rising_edge | falling_edge |
  preset | clear | hold_rising | hold_falling |
  setup_rising | setup_falling | recovery_rising |
  recovery_falling | skew_rising | skew_falling |
  removal_rising | removal_falling | min_pulse_width |
  minimum_period | max_clock_tree_path |
  min_clock_tree_path | non_seq_setup_rising |
  non_seq_setup_falling | non_seq_hold_rising |
  non_seq_hold_falling | nochange_high_high |
  nochange_high_low | nochange_low_high |
  nochange_low_low ;
```

You must distinguish between combinational and sequential timing types, because each type serves a different purpose.

The Design Compiler tool uses the combinational timing arcs information to calculate the physical delays in timing propagation and to trace paths. The timing analyzer uses path-tracing arcs for circuit timing analysis.

The Design Compiler tool uses the sequential timing arcs information to determine rule-based design optimization constraints. More information on optimization constraints is available in the Design Compiler documentation.

The following sections show the timing\_type attribute values for the following timing arcs. For information about when to use the different types, see the *Synopsys Liberty User Guide*.

- Combinational
- Sequential

- Nonsequential
- No-change

### **Combinational Timing Arcs**

The timing type and timing sense define the signal propagation pattern. The default timing type is combinational. Table 21 shows the timing type and timing sense values for combinational timing arcs.

Table 21 timing\_type and timing\_sense Values for Combinational Timing Arcs

| Timing type              |                | Timing sense   |                |
|--------------------------|----------------|----------------|----------------|
|                          | Positive_Unate | Negative_Unate | Non_Unate      |
| combinational            | R->R,F->F      | R->F,F->R      | {R,F}->{R,F}   |
| combinational_rise       | R->R           | F->R           | $\{R,F\}$ ->R  |
| combinational_fall       | F->F           | R->F           | {R,F}->F       |
| three_state_disable      | R->{0Z,1Z}     | F->{0Z,1Z}     | {R,F}->{0Z,1Z} |
| three_state_enable       | R->{Z0,Z1}     | F->{Z0,Z1}     | {R,F}->{Z0,Z1} |
| three_state_disable_rise | R->0Z          | F->0Z          | {R,F}->0Z      |
| three_state_disable_fall | R->1Z          | F->1Z          | {R,F}->1Z      |
| three_state_enable_rise  | R->Z1          | F->Z1          | {R,F}->Z1      |
| three_state_enable_fall  | R->Z0          | F->Z0          | {R,F}->Z0      |

### **Sequential Timing Arcs**

rising edge

Identifies a timing arc whose output pin is sensitive to a rising signal at the input pin.

falling edge

Identifies a timing arc whose output pin is sensitive to a falling signal at the input pin.

preset

Preset arcs affect only the rise arrival time of the arc's endpoint pin. A preset arc implies that you are asserting a logic 1 on the output pin when the designated related pin is asserted.

clear

Clear arcs affect only the fall arrival time of the arc's endpoint pin. A clear arc implies that you are asserting a logic 0 on the output pin when the designated related pin is asserted.

hold rising

Designates the rising edge of the related pin for the hold check.

hold\_falling

Designates the falling edge of the related pin for the hold check.

setup rising

Designates the rising edge of the related pin for the setup check on clocked elements.

setup falling

Designates the falling edge of the related pin for the setup check on clocked elements.

recovery rising

Uses the rising edge of the related pin for the recovery time check. The clock is rising-edge-triggered.

recovery falling

Uses the falling edge of the related pin for the recovery time check. The clock is falling-edge-triggered.

skew rising

The timing constraint interval is measured from the rising edge of the reference pin (specified in <code>related\_pin</code>) to a transition edge of the parent pin of the timing group. The <code>intrinsic\_rise</code> value is the maximum skew time between the reference pin rising and the parent pin rising. The <code>intrinsic\_fall</code> value is the maximum skew time between the reference pin rising and the parent pin falling.

skew falling

The timing constraint interval is measured from the falling edge of the reference pin (specified in related\_pin) to a transition edge of the parent pin of the timing group. The intrinsic\_rise value is the maximum skew time between the reference pin falling and the parent pin rising. The intrinsic\_fall value is the maximum skew time between the reference pin falling and the parent pin falling.

```
removal rising
```

Used when the cell is a low-enable latch or a rising-edge-triggered flip-flop. For active-low asynchronous control signals, define the removal time with the <code>intrinsic\_rise</code> attribute. For active-high asynchronous control signals, define the removal time with the <code>intrinsic\_fall</code> attribute.

```
removal falling
```

Used when the cell is a high-enable latch or a falling-edge-triggered flip-flop. For active-low asynchronous control signals, define the removal time with the <code>intrinsic\_rise</code> attribute. For active-high asynchronous control signals, define the removal time with the <code>intrinsic\_fall</code> attribute.

```
min pulse width
```

This value lets you specify the minimum pulse width for a clock pin. The timing check is performed on the pin itself, so the related pin should be the same. You need to specify both rise and fall constraints to calculate the high and low pulse widths.

```
minimum period
```

This value lets you specify the minimum period for a clock pin. The timing check is performed on the pin itself, so the related pin should be the same. You need to specify both rise and fall constraints to calculate the minimum clock period. Rise constraint is characterization data when the clock waveform has a rising start edge. Fall constraint is characterization data when the start edge of a waveform is falling.

```
max clock tree path
```

Used in timing groups under a clock pin. Defines the maximum clock tree path constraint.

```
min clock tree path
```

Used in timing groups under a clock pin. Defines the minimum clock tree path constraint.

### Example

Example 34 shows how to specify a lookup table with the timing\_type attribute and min\_pulse\_width and minimum\_period values. The rise\_constraint group defines the rising pulse width constraint for min\_pulse\_width, and the fall\_constraint group defines the falling pulse width constraint. For minimum\_period, the rise\_constraint group is used to model the period when the pulse is rising and the fall\_constraint group is used to model the period when the pulse is falling. You can specify the rise constraint group, the fall constraint group, or both groups.

### Example 34 Example Library With timing\_type Statements

```
library(example) {
  technology (cmos) ;
  delay model : table lookup ;
   /* 2-D table template */
  lu table template ( mpw ) {
      variable 1 : constrained pin_transition;
   /* You can replace the constrained_pin_transition value with
  related pin transition, but you cannot specify both values. */
      variable 2 : related out total output net capacitance;
      index 1(\overline{1}, 2, 3);
      index_2("1, 2, 3");
   }
   /* 1-D table template */
  lu table template( f ocap ) {
     variable 1 : total output net capacitance;
      index 1 (" 0.0000, 1.0000 ");
   }
  cell( test ) {
      area : 200.000000;
      dont use : true ;
      dont touch : true ;
     pin ( CK ) {
        direction : input;
        rise capacitance: 0.00146468;
        fall capacitance: 0.00145175;
        capacitance : 0.00146468;
        clock : true;
        timing ( mpw constraint) {
          related pin : "CK";
          timing type : min pulse width;
          related output pin : "Z";
          fall constraint ( mpw) {
            index 1("0.1, 0.2, 0.3");
            index 2("0.1, 0.2");
            values ("0.10 0.11", \
              "0.12 0.13" \
              "0.14 0.15");
          }
          rise constraint ( mpw) {
            index 1("0.1, 0.2, 0.3");
            index_2("0.1, 0.2");
            values( "0.10 0.11", \
              "0.12 0.13" \
              "0.14 0.15");
```

```
timing ( mpw constraint) {
          related_pin : "CK";
          timing type : minimum period;
          related output pin : "Z";
          fall constraint ( mpw) {
            index 1("0.2, 0.4, 0.6");
            index_2("0.2, 0.4");
            values ( "0.20 0.22", \
              "0.24 0.26" \
              "0.28 0.30");
          }
          rise constraint ( mpw) {
            index 1("0.2, 0.4, 0.6");
            index 2("0.2, 0.4");
            values( "0.20 0.22", \
              "0.24 0.26" \
              "0.28 0.30");
         }
      }
  }
  } /* end of arc */
 } /* end of cell */
} /* end of library */
```

### **Nonsequential Timing Arcs**

In some nonsequential cells, the setup and hold timing constraints are specified on the data pin with a nonclock pin as the related pin. It requires the signal of a pin to be stable for a specified period of time before and after another pin of the same cell range state so that the cell can function as expected.

```
non seq setup rising
```

Defines (with  $non_seq_setup_falling$ ) the timing arcs used for setup checks between pins with nonsequential behavior. The related pin in a timing arc is used for the timing check.

```
non seq setup falling
```

Defines (with  $non_seq_setup_rising$ ) the timing arcs used for setup checks between pins with nonsequential behavior. The related pin in a timing arc is used for the timing check. .

```
non seq hold rising
```

Defines (with non\_seq\_hold\_falling) the timing arcs used for hold checks between pins with nonsequential behavior. The related pin in a timing arc is used for the timing check.

```
non seq hold falling
```

Defines (with non\_seq\_hold\_rising) the timing arcs used for hold checks between pins with nonsequential behavior. The related pin in a timing arc is used for the timing check.

### **No-Change Timing Arcs**

This feature models the timing requirement of latch devices with latch-enable signals. The four no-change timing types define the pulse waveforms of both the constrained signal and the related signal in standard CMOS and nonlinear CMOS delay models. The information is used in static timing verification during synthesis.

```
nochange_high_high (positive/positive)
```

Indicates a positive pulse on the constrained pin and a positive pulse on the related pin.

```
nochange high low (positive/negative)
```

Indicates a positive pulse on the constrained pin and a negative pulse on the related pin.

```
nochange low high (negative/positive)
```

Indicates a negative pulse on the constrained pin and a positive pulse on the related pin.

```
nochange low low (negative/negative)
```

Indicates a negative pulse on the constrained pin and a negative pulse on the related pin.

# wave\_rise\_sampling\_index and wave\_fall\_sampling\_index Attributes

The wave\_rise\_sampling\_index and wave\_fall\_sampling\_index simple attributes override the default behavior of the wave\_rise and wave\_fall attributes (which select the first and the last vectors to define the sensitization patterns of the input to the output pin transition that are predefined inside the sensitization template specified at the library level).

### **Syntax**

```
wave_rise_sampling_index : integer ;
wave_fall_sampling_index : integer ;
Example
```

```
wave_rise (2, 5, 7, 6); /* wave_rise ( wave_rise[0],
wave_rise[1], wave_rise[2], wave_rise[3] );*/
```

In the previous example, the wave rise vector delay is measured from the last transition (vector 7 changing to vector 6) to the output transition. The default wave\_rise\_sampling\_index value is the last entry in the vector, which is 3 in this case (because the numbering begins at 0).

To override this default, set the wave rise sampling index attribute, as shown:

```
wave rise sampling index : 2 ;
```

When the attribute is set, the delay is measured from the second last transition of the sensitization vector to the final output transition, in other words from the transition of vector 5 to vector 7.

## when Simple Attribute

The when attribute is used in state-dependent timing and conditional timing checks.

### Note:

The when attribute also appears in the min\_pulse\_width group and the minimum\_period group (described on min\_pulse\_width Group and minimum\_period Group, respectively). Both groups can be placed in pin, bus, and bundle groups. The when attribute also appears in the power, fall\_power, and rise power groups.

For more details, see the "Modeling Power and Electromigration" and "Timing Arcs" chapters in the *Synopsys Liberty User Guide*.

### **Syntax**

```
when : "Boolean expression" ;
```

### Boolean expression

A Boolean expression containing names of input, output, inout, and internal pins.

### Example

```
when : "CD * SD" ;
```

### **State-Dependent Timing**

In the timing group of a logic library, you can specify state-dependent delays that correspond to entries in OVI SDF 2.1 syntax. In state-dependent timing, the when attribute defines a conditional expression on which a timing arc is dependent to activate a path.

### **Conditional Timing Check**

In a conditional timing check, the when attribute defines check-enabling conditions for timing checks such as setup, hold, and recovery.

### **Conditional Timing Check in VITAL Models**

The when attribute is used in modeling timing check conditions for VITAL models, where, if you define when, you must also define sdf cond.

### **Syntax**

```
when : "Boolean expression" ;
```

### Boolean expression

A valid logic expression as defined in the table in when Simple Attribute.

### **Example**

```
when : "CLR & PRE" ; sdf cond : "CLR & PRE" ;
```

## when\_end Simple Attribute

The when\_end attribute defines a timing-check condition specific to the end event in VHDL models.

### **Syntax**

```
when_end : "Boolean expression" ;
```

### Boolean expression

A Boolean expression containing names of input, output, inout, and internal pins.

### **Example**

```
when end : "CD * SD * Q'" ;
```

## when\_start Simple Attribute

The when\_start attribute defines a timing-check condition specific to the start event in VHDL models.

### **Syntax**

```
when start : "Boolean expression" ;
```

### Boolean expression

A Boolean expression containing the names of input, output, inout, and internal pins.

### **Example**

```
when start : "CD \star SD" ;
```

## active\_input\_ccb Complex Attribute

In referenced CCS noise modeling, the <code>active\_input\_ccb</code> attribute lists the active or switching <code>input\_ccb</code> groups of the input pin that do not propagate the noise in the timing arc or the receiver capacitance load.

You can also specify this attribute in the receiver capacitance group of the input pin.

### **Syntax**

```
active_input_ccb(input_ccb_name1[ , input_ccb_name2, ...]);
Example
active input ccb("A", "B");
```

## active\_output\_ccb Complex Attribute

In referenced CCS noise modeling, the <code>active\_output\_ccb</code> attribute lists the <code>output\_ccb</code> groups in the timing arc that drive the output pin, but do not propagate the noise. You must define both the <code>output\_ccb</code> and <code>timing</code> groups in the same <code>pin</code> group.

### **Syntax**

```
active_output_ccb(output_ccb_name);
Example
active_input_ccb("CCB_Q2");
```

## function Complex Attribute

The function attribute can be defined in a pin or a bus group. It maps an output, inout, or an internal pin to a corresponding internal node or a variable1 or variable2 value in an ff, latch, ff\_bank, or latch\_bank group. The function attribute also accepts a Boolean equation containing variable1 or variable2, as well as other input, inout, or internal pins.

### Example

```
pin (Q) {
   direction : output;
   function : "Q2";
   reference_input : "RET CK q1";
   ...
}
```

## propagating\_ccb Complex Attribute

The propagating\_ccb attribute lists all the channel-connected block noise groups that propagate the noise to the output pin in a particular timing arc.

In the list, the first name is the <code>input\_ccb</code> group of the input pin (specified by the <code>related\_pin</code> attribute in the <code>timing</code> group). The second name, if present, is for the <code>output\_ccb</code> group of the output pin.

### **Syntax**

```
propagating_ccb(input_ccb_name, output_ccb_name);
```

### **Example**

```
propagating ccb("CCSN CP2");
```

## reference\_input Complex Attribute

The reference\_input attribute can be defined in a pin or a bus group. It specifies the input pins, which map directly to the reference pin names of the corresponding ff, latch, ff\_bank, or latch\_bank group. For each inout, output, or internal pin, the corresponding ff, latch, ff\_bank, or latch\_bank group is determined by the variable1 or variable2 value specified in its function statement.

### **Example**

```
pin (Q) {
  direction : output;
  function : "Q2";
  reference_input : "RET CK q1";
  ...
}
```

## mode Complex Attribute

You define the mode attribute within a timing group. A mode attribute pertains to an individual timing arc. The timing arc is active when mode is instantiated with a name and a value. You can specify multiple instances of the mode attribute, but only one instance for each timing arc.

### **Syntax**

```
mode (mode_name, mode_value);
Example
```

```
timing() {
  mode(rw, read);
}
```

Example 35 shows a mode description.

### Example 35 A mode Description

```
pin(my_outpin) {
  direction : output;
```

```
timing() {
    related_pin : b;
    timing_sense : non_unate;
    mode(rw, read);
    cell_rise(delay3x3) {
       values("1.1, 1.2, 1.3", "2.0, 3.0, 4.0", "2.5, 3.5, 4.5");
    }
    rise transition(delay3x3) {
       values("1.0, 1.1, 1.2", "1.5, 1.8, 2.0", "2.5, 3.0, 3.5");
    }
    cell_fall(delay3x3) {
       values("1.1, 1.2, 1.3", "2.0, 3.0, 4.0", "2.5, 3.5, 4.5");
    }
    fall_transition(delay3x3) {
       values("1.0, 1.1, 1.2", "1.5, 1.8, 2.0", "2.5, 3.0, 3.5");
    }
}
```

Example 36 shows multiple mode descriptions.

### Example 36 Multiple mode Descriptions

```
library (MODE EXAMPLE) {
                          : "table lookup";
 delay model
 time unit
                         : "1ns";
                          : "1V";
 voltage unit
                          : "1mA";
 current unit
 pulling_resistance_unit : "1kohm";
 leakage_power_unit : "lnW";
capacitive_load_unit (1, pf);
nom_process : 1.0;
 nom_process
nom_voltage
 slew_lower_threshold_pct_rise : 10;
 slew_upper_threshold_pct_rise : 90;
 input threshold pct fall : 50;
 output_threshold_pct_fall
                               : 50;
 input_threshold_pct_rise : 50;
output_threshold_pct_rise : 50;
                               : 50;
 slew_lower_threshold_pct_fall : 10;
 slew_upper_threshold_pct_fall : 90;
 slew_derate_from library : 1.0;
 cell (mode example) {
   mode definition(RAM MODE) {
     mode value (MODE 1) {
     mode value(MODE 2) {
     mode value(MODE 3) {
     mode value(MODE 4) {
    interface timing : true;
```

```
pin(Q) {
  direction : output;
max_capacitance : 2.0;
three_state : "!OE";
  timing() {
    related_pin : "CK";
timing_sense : non_unate
timing_type : rising_edge
    mode (RAM MODE, "MODE 1 MODE 2");
    cell rise(scalar) {
     values( " 0.0 ");
    cell fall(scalar) {
     values( " 0.0 ");
    rise_transition(scalar) {
     values( " 0.0 ");
    fall transition(scalar) {
      values( " 0.0 ");
  timing() {
    related_pin
                     : "OE";
    timing_sense : positive_unate timing_type : three_state_enable
    mode (RAM MODE, " MODE 2 MODE 3");
    cell_rise(scalar) {
     values( " 0.0 ");
    cell fall(scalar) {
     values( " 0.0 ");
    rise_transition(scalar) {
     values( " 0.0 ");
    fall transition(scalar) {
     values( " 0.0 ");
  timing() {
    related_pin : "OE";
    timing_sense
timing_type
: negative_unate
timing_type
: three_state_disable
    mode (RAM MODE, MODE 3);
    cell rise(scalar) {
      values( " 0.0 ");
    cell fall(scalar) {
      values( " 0.0 ");
     }
```

```
rise transition(scalar) {
    values( " 0.0 ");
    fall transition(scalar) {
     values( " 0.0 ");
  }
}
pin(A) {
 direction : input;
capacitance : 1.0;
max_transition : 2.0;
 timing() {
   mode (RAM MODE, MODE 2);
    rise constraint(scalar) {
    values( " 0.0 ");
    fall constraint(scalar) {
    values( " 0.0 ");
  timing() {
   timing_type : hold_rising;
related_pin : "CK";
    mode (RAM MODE, MODE 2);
    rise constraint(scalar) {
    values( " 0.0 ");
    fall constraint(scalar) {
     values( " 0.0 ");
}
pin(OE) {
 direction : input;
capacitance : 1.0;
max_transition : 2.0;
pin(CS) {
 direction : input; capacitance : 1.0; max_transition : 2.0;
  timing() {
   mode(RAM_MODE, MODE_1);
    rise constraint(scalar) {
     values( " 0.0 ");
    fall constraint(scalar) {
      values( " 0.0 ");
```

```
}
     timing() {
      mode(RAM_MODE, MODE_1);
       rise constraint(scalar) {
        values( " 0.0 ");
       fall constraint(scalar) {
         values( " 0.0 ");
   }
   pin(CK) {
     timing() {
       timing type : "min pulse width";
       related_pin : "CK";
       mode(RAM_MODE , MODE_4);
       fall constraint(scalar) {
         values( " 0.0 ");
       rise constraint(scalar) {
         values( " 0.0 ");
     timing() {
       timing type : "minimum period";
       related pin : "CK";
       mode(RAM_MODE , MODE_4);
       rise constraint(scalar) {
        values( " 0.0 ");
       fall constraint(scalar) {
         values( " 0.0 ");
     }
     direction capacitance
                      : true;
: input;
                         : 1.0;
     max transition : 1.0;
   cell leakage power : 0.0;
}
```

## pin\_name\_map Complex Attribute

Similar to the pin\_name\_map attribute defined in the cell level, the timing-arc pin\_name\_map attribute defines pin names used to generate stimulus for the current timing arc. The attribute is optional when pin\_name\_map pin names are the same as (listed in order of priority)

- 1. pin names in the sensitization master of the current timing arc.
- 2. pin names in the pin name map attribute of the current cell group.
- 3. pin names in the sensitization master of the current cell group.

The pin\_name\_map attribute is required when pin\_name\_map pin names are different from all of the pin names in the previous list.

### **Syntax**

```
pin_name_map (string..., string);

Example
pin name map (CINO, CIN1, CK, Z);
```

## wave\_rise and wave\_fall Complex Attributes

The wave\_rise and wave\_fall attributes represent the two stimuli used in characterization. The value for both attributes is a list of integer values, and each value is a vector ID predefined in the library sensitization group. The following example describes the wave\_rise and wave\_fall attributes:

```
wave_rise (vector_id[m]..., vector_id[n]);
wave fall (vector_id[j]..., vector_id[k]);
```

### **Syntax**

```
wave_rise (integer..., integer) ;
wave fall (integer..., integer) ;
```

### Example

```
library(my_library) {
...
sensitization(sensi_2in_lout) {
    pin_names (IN1, IN2, OUT);
    vector (0, "0 0 0");
    vector (1, "0 0 1");
    vector (2, "0 1 0");
    vector (3, "0 1 1");
    vector (4, "1 0 0");
    vector (5, "1 0 1");
    vector (6, "1 1 0");
    vector (7, "1 1 1");
}
cell (my_nand2) {
    sensitization_master : sensi_2in_lout;
    pin_name_map (A, B, Z); /* these are pin names for the sensitization
in this
```

```
cell. */
 pin(A) {
 Pin(B) {
}
 pin(Z) {
timing() {
   related pin : "A";
   wave rise (6, 3); /*6, 3 - vector id in sensi 2in 1out
   sensitization group. Waveform interpretation of the wave rise is
(for "A,B, Z" pins): 10 1 01 */
   wave fall (3, 6);
}
timing() {
   related pin : "B";
   wave rise (7, 4); /* 7, 4 - vector id in sensi 2in 1out
                     sensitization group. */
   wave fall (4, 7);
}
   } /* end pin(Z)*/
 } /* end cell(my nand2) */
 } /* end library */
```

# wave\_rise\_time\_interval and wave\_fall\_time\_interval Complex Attributes

The wave\_rise\_time\_interval and wave\_fall\_time\_interval complex attributes control the time interval between transitions. By default, the stimuli (specified in wave\_rise and wave\_fall) are widely spaced apart during characterization (for example, 10 ns from one vector to the next) to allow all output transition to stabilize. The attributes allow you to specify the duration between one vector to the next to characterize special purpose cells.

The wave\_rise\_time\_interval and wave\_fall\_time\_interval attributes are optional when the default time interval is used for all transitions, and they are required when you need to define special time intervals between transitions. Usually, the special time interval is smaller than the default time interval.

The wave\_rise\_time\_interval and wave\_fall\_time\_interval attributes can have an argument count from 1 to *n*-1, where *n* is the number of arguments in corresponding wave rise or wave fall. Use 0 to imply the default time interval used between vectors.

### **Syntax**

```
wave rise time interval (float..., float) ;
```

```
wave_fall_time_interval (float..., float);

Example
wave_rise (2, 5, 7, 6); /* wave_rise ( wave_rise[0],
wave_rise[1], wave_rise[2], wave_rise[3]);*/
```

The previous example suggests the following:

wave rise time interval (0.0, 0.3);

- Use the default time interval between wave\_rise[0] and wave\_rise[1] (in other words, vector 2 and vector 5).
- Use 0.3 between wave\_rise[1] and wave\_rise[2] (in other words, vector 5 and vector 7).
- Use the default time interval between wave\_rise[2] and wave\_rise[3] (in other words, vector 7 and vector 6).

## ccs\_retain\_rise and ccs\_retain\_fall Groups

The <code>ccs\_retain\_rise</code> and <code>ccs\_retain\_fall</code> groups are provided in the timing group for expanded CCS retain arcs.

### **Syntax**

```
cell(namestring) {
   pin (namestring) {
      timing() {
       ccs_retain_rise() {
      vector(template_namestring) {
       reference_time : float;
       index_1("float");
       index_2("float");
       index_3("float, ..., float");
      values("float, ..., float");
   }
}
```

## cell\_degradation Group

The cell\_degradation group describes a cell performance degradation design rule for compiling a design. A cell degradation design rule specifies the maximum capacitive load a cell can drive without causing cell performance degradation during the fall transition.

### **Syntax**

```
pin (output pin name) {
  timing () {
    cell_degradation (template name) {
        ...cell_degradation description...
  }
    ...
```

```
}
...
```

### **Complex Attributes**

```
index_1 /* lookup table */
values /* lookup table */
```

### Example 37 Specifying cell\_degradation in a Lookup Table

```
pin (Z) {
  timing () {
    cell_degradation (constraint) {
      index_1 ("1.0, 1.5, 2.0") ;
      values ("1.0, 1.5, 2.0") ;
    }
    ...
}
```

For information about the syntax and usage of these attributes, see cell\_degradation Group on page 347.

## cell\_fall Group

The cell\_fall group defines cell delay lookup tables (independently of transition delay) in CMOS nonlinear timing models. Define the cell\_fall group in the timing group.

### Note:

The same k-factors that scale the <code>cell\_fall</code> and <code>cell\_rise</code> values also scale the <code>retaining\_fall</code> and <code>retaining\_rise</code> values. There are no separate k-factors for the <code>retaining\_fall</code> and <code>retaining\_rise</code> values.

### **Syntax**

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing () {
       cell_fall (name<sub>string</sub>) {
            ... cell fall description...
      }
      }
  }
}
```

### **Complex Attributes**

```
index 1 ("float, ..., float");
```

```
index_2 ("float, ..., float");
index_3 ("float, ..., float");
values ("float, ..., float", ..., "float, ..., float");
```

### **Examples from a CMOS library:**

```
cell_fall (cell_template) {
  values ("0.00, 0.24", "0.15, 0.26") ;
}

cell_fall (cell_template) {
  values ("0.00, 0.33", "0.11, 0.38") ;
}
```

Each lookup table has an associated string name to indicate which  $lu\_table\_template$  in the library group it is to use. The name must be the same as the string name you previously defined in the library  $lu\_table\_template$ . For information about the  $lu\_table\_template$  syntax, see the description in  $lu\_table\_template$  Group on page 65.

You can overwrite <code>index\_1</code>, <code>index\_2</code>, or <code>index\_3</code> in a lookup table, but the overwrite must occur before the actual definition of values. The number of floating-point numbers for <code>index\_1</code>, <code>index\_2</code>, or <code>index\_3</code> must be the same as the number you used in the <code>lu table template</code>.

The delay value of the table is stored in the <code>values</code> complex attribute. It is a list of <code>nindex\_1</code> floating-point numbers for a one-dimensional table, <code>nindex\_1</code> X <code>nindex\_2</code> floating-point numbers for a two-dimensional table, or <code>nindex\_1</code> X <code>nindex\_2</code> X <code>nindex\_3</code> floating-point numbers for a three-dimensional table.

In a two-dimensional table, nindex\_1 and nindex\_2 are the size of index\_1 and index\_2 of the lu\_table\_template group. Group together nindex\_1 and nindex\_2 by using quotation marks (" ").

In a three-dimensional table, nindex\_1 x nindex\_2 x nindex\_3 are the sizes of index\_1, index\_2, and index\_3 of the lu\_table\_template group. Group together nindex\_1, nindex\_2, and nindex\_3 by using quotation marks (" ").

Transition and cell table delay values must be 0.0 or greater. Propagation tables can contain negative delay values.

## cell\_rise Group

The cell\_rise group defines cell delay lookup tables (independently of transition delay) in CMOS nonlinear timing models.

### Note:

The same k-factors that scale the <code>cell\_fall</code> and <code>cell\_rise</code> values also scale the <code>retaining\_fall</code> and <code>retaining\_rise</code> values. There are no separate k-factors for the <code>retaining\_fall</code> and <code>retaining\_rise</code> values.

### **Syntax**

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing () {
        cell_rise (name<sub>string</sub>) {
            ... cell rise description ...
      }
      }
  }
}
```

### **Complex Attributes**

```
index_1 ("float, ..., float");
index_2 ("float, ..., float");
index_3 ("float, ..., float");
values ("float, ..., float", ..., "float, ..., float");
```

### **Examples from a CMOS library**

```
cell_rise(cell_template) {
  values("0.00, 0.23", "0.11, 0.28");
}

cell_rise(cell_template) {
  values("0.00, 0.25", "0.11, 0.28");
}
```

Each lookup table has an associated string name to indicate where in the <code>library</code> group it is to be used. The name must be the same as the string name you previously defined in the <code>library lu\_table\_template</code>. For information about the <code>lu\_table\_template</code> syntax, see the description in <code>lu\_table\_template</code> Group on page 65."

You can overwrite  $index_1$ ,  $index_2$ , or  $index_3$  in a lookup table, but the overwrite must occur before the actual definition of values. The number of floating-point numbers for  $index_1$ ,  $index_2$ , or  $index_3$  must be the same as the number you used in the  $lu\_table\_template$ .

The delay value of the table is stored in a <code>values</code> complex attribute. It is a list of <code>nindex\_1</code> floating-point numbers for a one-dimensional table, <code>nindex\_1 x nindex\_2</code> floating-point numbers for a two-dimensional table, or <code>nindex\_1 x nindex\_2 x nindex\_3</code> floating-point numbers for a three-dimensional table.

In a two-dimensional table, nindex\_1 and nindex\_2 are the sizes of index\_1 and index\_2 of the lu\_table\_template group. Group together nindex\_1 and nindex\_2 by using quotation marks ("").

```
In a three-dimensional table, nindex_1 x nindex_2 x nindex_3 are the sizes of index_1, index_2, and index_3 of the lu_table_template group. Group together nindex_1, nindex_2, and nindex_3 by using by quotation marks ("").
```

Each group represents a row in the table. The number of floating-point numbers in a group must equal nindex\_2, and the number of groups in the values complex attribute must equal nindex 1. The floating-point nindex 2 for a one-dimensional table is "1".

Transition and cell table delay values must be 0.0 or greater. Propagation tables can contain negative delay values.

The index 3 attribute is part of the functionality that supports three-dimensional tables.

## char\_config Group

Define the char\_config group in the timing group to specify the characterization settings for timing-arc constraints.

### **Syntax**

```
timing() {
  char_config() {
   /* characterization configuration attributes */
  }
}
```

### **Simple Attributes**

```
three state disable measurement method
three_state_disable_current_threshold_abs
three state disable current threshold rel
three state disable monitor node
three state cap add to load index
ccs timing segment voltage tolerance rel
ccs timing delay tolerance rel
ccs timing voltage margin tolerance rel
receiver capacitancel_voltage_lower_threshold_pct_rise
receiver capacitance1 voltage_upper_threshold_pct_rise
receiver_capacitancel_voltage_lower_threshold pct fall
receiver_capacitance1_voltage_upper_threshold_pct_fall receiver_capacitance2_voltage_lower_threshold_pct_rise receiver_capacitance2_voltage_upper_threshold_pct_rise
receiver_capacitance2_voltage_lower_threshold_pct_fall
receiver_capacitance2_voltage_upper_threshold_pct_fall
capacitance voltage lower threshold pct rise
capacitance voltage lower threshold pct fall
capacitance voltage upper threshold pct rise
capacitance voltage upper threshold pct fall
```

### **Complex Attributes**

```
driver waveform
```

```
driver waveform rise
driver waveform fall
input stimulus transition
input stimulus interval
unrelated output net capacitance
default_value selection method
default_value_selection_method_rise
default value selection method fall
merge tolerance abs
merge tolerance rel
merge selection
Example
timing() {
  char config() {
    driver waveform rise (constraint, input driver rise);
    driver waveform fall (constraint, input driver fall);
    ccs timing segment voltage tolerance rel: 2.0;
}
```

For more information about the char\_config group and the group attributes, see char\_config Group on page 43.

## compact\_ccs\_retain\_rise and compact\_ccs\_retain\_fall Groups

The compact\_ccs\_retain\_rise and compact\_ccs\_retain\_fall groups are provided in the timing group for compact CCS retain arcs.

### **Syntax**

```
pin(pin_name) {
    direction : string;
    capacitance : float;
    timing() {
    compact_ccs_retain_rise (template_name) {
        base_curves_group : "base_curves_name";
        index_1 ("float..., float");
        index_2 ("float..., float");
        index_3 ("string..., string");
        values ("..."...)
}
```

## compact\_ccs\_rise and compact\_ccs\_fall Groups

The <code>compact\_ccs\_rise</code> and <code>compact\_ccs\_fall</code> groups define the compact CCS timing data in the timing arc.

### **Syntax**

```
compact ccs rise (template name) {
compact ccs fall (template name) {
Example
timing() {
   compact ccs rise (LTT3) {
     base curves group : "ctbct1" ;
     values ("0.1, 0.5, 0.6, 0.8, 1, 3", \
             "0.15, 0.55, 0.65, 0.85, 2, 4", \
             "0.2, 0.6, 0.7, 0.9, 3, 2", \
             "0.25, 0.65, 0.75, 0.95, 4, 1");
   }
   compact ccs fall (LTT3) {
   values ("-0.12, -0.51, 0.61, 0.82, 1, 2", \
             "-0.15, -0.55, 0.65, 0.85, 1, 4", \
             "-0.24, -0.67, 0.76, 0.95, 3, 4", \
             "-0.25, -0.65, 0.75, 0.95, 3, 1");
   }
```

### Simple Attribute

base\_curves\_group

### **Complex Attribute**

values

## base\_curves\_group Simple Attribute

The base\_curves\_group attribute is optional at this level when base\_curves\_name is the same as that defined in the compact\_lut\_template that is being referenced by the compact ccs rise Or compact ccs fall group.

### **Syntax**

```
base_curves_group : "base_curves_name" ;

Example
base curves group : "ctbct1" ;
```

## values Complex Attribute

The values attribute defines the compact CCS timing data values. The values are determined by the index 3 values.

### **Syntax**

```
values ("float, float, ...", "float, float, ...");
```

### **Example**

## fall\_constraint Group

Together with the rise\_constraint group, the fall\_constraint group defines timing constraints (cell delay lookup tables) sensitive to clock or data input transition times.

The fall constraint group is defined in a timing group, as shown here:

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing () {
        fall_constraint (name<sub>string</sub>) {
            ... fall constraint description...
        }
      }
    }
}
```

### **Complex Attributes**

```
index_1 ("float, ..., float");
index_2 ("float, ..., float");
index_3 ("float, ..., float");
values ("float, ..., float", ..., "float, ..., float");
```

### **Example**

The example in rise constraint Group shows constraints in a timing model.

## fall\_propagation Group

Together with the rise\_propagation group, the fall\_propagation group specifies transition delay as a term in the total cell delay.

The fall propagation group is defined in the timing group, as shown here.

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing () {
        fall_propagation (name<sub>string</sub>) {
            ... fall propagation description...
        }
      }
    }
}
```

### **Complex Attributes**

```
index_1 ("float, ..., float");
index_2 ("float, ..., float");
index_3 ("float, ..., float");
values ("float, ..., float", ..., "float, ..., float");
```

### **Example**

```
fall_propagation (prop_template) {
  values ("0.02, 0.15", "0.12, 0.30") ;
}
rise_propagation (prop_template) {
  values ("0.04, 0.20", "0.17, 0.35") ;
}
```

## fall\_transition Group

The fall transition group is defined in the timing group, as shown here:

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing () {
        fall_transition (name<sub>string</sub>) {
            ... values description...
      }
      }
  }
}
```

### **Complex Attributes**

```
index_1 ("float, ..., float");
index_2 ("float, ..., float");
index_3 ("float, ..., float");
values ("float, ..., float", ..., "float, ..., float");
intermediate_values ("float, ..., float", ..., "float, ..., float");
```

### Note:

As an option, you can use the <code>intermediate\_values</code> table attribute to specify the transition from the first slew point to the output delay threshold. The <code>intermediate\_values</code> table attribute has to use the same format as the <code>table</code> attribute.

### **Example**

```
fall_transition(tran_template) {
  values ("0.01, 0.11, 0.18, 0.40");
}
```

## ocv\_sigma\_cell\_fall Group

Use this optional group to specify a lookup table for the fall delay on-chip variation (OCV) values. In the lookup table, each absolute fall-delay variation offset from the corresponding nominal fall delay is specified at one sigma ( $\sigma$ ), where sigma is the standard deviation of the fall delay distribution.

### Note:

The <code>ocv\_sigma\_cell\_fall</code> group is part of the Liberty variation format (LVF) syntax. The Liberty variation format (LVF) is used to represent the parametric OCV library data, such as slew-load table per delay timing arc. The Liberty variation format (LVF) syntax consists of groups for sigma variation cell delay, output transition or slew, and constraint tables that are a function of load and input-slew. The variation values are used during parametric OCV analysis.

In a parametric OCV model, the random variation is specific to a cell or a timing arc, unlike an advanced OCV model where a specific derating factor applies to multiple cells or an entire library.

You define the ocv\_sigma\_cell\_fall group in the timing group of an output pin, as shown here:

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing () {
        ocv_sigma_cell_fall (template_name<sub>string</sub>) {
```

```
... values description...
}
}
}
```

### template name

The name of a lu table template group.

For more information about the <code>ocv\_sigma\_cell\_fall</code> group syntax and attributes, see Liberty User Guide, Vol. 1.

### Simple Attribute

```
sigma type
```

### sigma\_type Simple Attribute

Specify the optional sigma\_type attribute to define the type of arrival time listed in the ocv\_sigma\_cell\_rise, ocv\_sigma\_cell\_fall, ocv\_sigma\_rise\_transition, and ocv\_sigma\_fall\_transition group lookup tables. The values are early, late, and early and late. The default is early and late.

You can specify the sigma\_type attribute in the ocv\_sigma\_cell\_rise and ocv\_sigma\_cell\_fall groups.

### **Syntax**

```
sigma type: early | late | early and late;
```

### Example

```
sigma type: early;
```

## ocv\_sigma\_cell\_rise Group

Use this optional group to specify a lookup table of the rise delay on-chip variation (OCV) values. In the lookup table, each absolute rise-delay variation offset from the corresponding nominal rise delay is specified at one sigma ( $\sigma$ ), where sigma is the standard deviation of the rise delay distribution.

### Note:

The ocv\_sigma\_cell\_rise group is part of the parametric OCV Liberty variation format (LVF) syntax.

For more information about the ocv\_sigma\_cell\_rise group syntax, see ocv sigma cell fall Group on page 356.

## ocv\_sigma\_fall\_constraint Group

Use this optional group to specify a lookup table for the fall constraint on-chip variation (OCV) values. In the lookup table, each absolute fall-constraint variation offset from the corresponding nominal fall constraint is specified at one sigma ( $\sigma$ ), where sigma is the standard deviation of the fall constraint distribution.

#### Note:

The ocv\_sigma\_fall\_constraint group is part of the Liberty variation format (LVF) syntax. The Liberty variation format (LVF) is used to represent the parametric OCV library data, such as slew-load table per delay timing arc. The Liberty variation format (LVF) syntax consists of groups for sigma variation cell delay, output transition or slew, and constraint tables that are a function of load and input-slew. The variation values are used during parametric OCV analysis.

In a parametric OCV model, the random variation is specific to a cell or a timing arc, unlike an advanced OCV model where a specific derating factor applies to multiple cells or an entire library.

You define the <code>ocv\_sigma\_fall\_constraint</code> group in a timing group of an input or inout pin, as shown here:

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing () {
        ocv_sigma_fall_constraint (template_name<sub>string</sub>) {
            ... values description...
      }
      }
  }
}
```

### template name

The name of a lu table template group.

For more information about the <code>ocv\_sigma\_fall\_constraint</code> group syntax and attributes, see *Liberty User Guide*, *Vol.* 1.

## ocv\_sigma\_fall\_transition Group

Use this optional group to specify a lookup table for the fall transition on-chip variation (OCV) values. In the lookup table, each absolute fall-transition variation offset from the nominal fall transition is specified at one sigma ( $\sigma$ ), where sigma is the standard deviation of the fall transition distribution.

### Note:

The ocv\_sigma\_fall\_transition group is part of the Liberty variation format (LVF) syntax. The Liberty variation format (LVF) is used to represent the parametric OCV library data, such as slew-load table per delay timing arc. The Liberty variation format (LVF) syntax consists of groups for sigma variation cell delay, output transition or slew, and constraint tables that are a function of load and input-slew. The variation values are used during parametric OCV analysis.

In a parametric OCV model, the random variation is specific to a cell or a timing arc unlike an advanced OCV model where a specific derating factor applies to multiple cells or an entire library.

You define the <code>ocv\_sigma\_fall\_transition</code> group in the <code>timing</code> group of an output pin, as shown here:

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing () {
         ocv_sigma_fall_transition (template_name<sub>string</sub>) {
            ... values description...
      }
      }
  }
}
```

### template\_name

The name of a lu table template group.

For more information about the ocv\_sigma\_fall\_transition group syntax and attributes, see *Liberty User Guide*, *Vol.* 1.

### Simple Attribute

```
sigma type
```

### sigma\_type Simple Attribute

Specify the optional <code>sigma\_type</code> attribute to define the type of arrival time specified in the <code>ocv\_sigma\_cell\_rise</code>, <code>ocv\_sigma\_cell\_fall</code>, <code>ocv\_sigma\_rise\_transition</code>, and <code>ocv\_sigma\_fall\_transition</code> group lookup tables. The values are <code>early</code>, <code>late</code>, and <code>early\_and\_late</code>. The default is <code>early\_and\_late</code>.

### **Syntax**

```
sigma type: early | late | early and late;
```

### **Example**

sigma type: early;

## ocv\_sigma\_rise\_constraint Group

Use this optional group to specify a lookup table of the rise constraint on-chip variation (OCV) values. In the lookup table, each absolute rise-constraint variation offset from the nominal rise constraint is specified at one sigma ( $\sigma$ ), where sigma is the standard deviation of the rise constraint distribution.

### Note:

The ocv\_sigma\_rise\_constraint group is part of the parametric OCV Liberty variation format (LVF) syntax.

Do not specify the sigma type attribute in the ocv sigma rise constraint and group.

For more information about the ocv\_sigma\_rise\_constraint group syntax, see ocv\_sigma\_fall\_constraint Group on page 358.

## ocv\_sigma\_rise\_transition Group

Use this optional group to specify a lookup table of the rise transition on-chip variation (OCV) values. In the lookup table, each absolute rise-transition variation offset from the nominal rise transition is specified at one sigma ( $\sigma$ ), where sigma is the standard deviation of the rise transition distribution.

### Note:

The ocv\_sigma\_rise\_transition group is part of the parametric OCV Liberty variation format (LVF) syntax.

For more information about the ocv\_sigma\_rise\_transition group syntax, see ocv sigma fall transition Group on page 358.

## ocv\_sigma\_retaining\_fall Group

Use the  $ocv_sigma_retaining_fall$  group to specify the absolute variation offset from the nominal retain arc table values at one sigma( $\sigma$ ), where sigma is the standard deviation of the delay distribution.

### Note:

The ocv\_sigma\_retaining\_rise and ocv\_sigma\_retaining\_fall groups are part of the Liberty variation format (LVF) retain arc model syntax. The variation values are used during parametric OCV analysis.

You define the ocv\_sigma\_retaining\_rise and ocv\_sigma\_retaining\_fall groups in the timing group of an output pin, as shown here:

```
library (name) {
  cell (name) {
    pin (name) {
      timing () {
        ocv_sigma_retaining_rise (template_name) {
            ... values description...
      }
      ...
        ocv_sigma_retaining_fall (template_name) {
            ... values description...
      }
    }
  }
}
```

### template\_name

The name of a lu table template group.

For more information about the <code>ocv\_sigma\_retaining\_fall</code> group syntax and attributes, see *Liberty User Guide*, *Vol.* 1.

#### **Simple Attribute**

```
sigma_type
```

#### sigma\_type Simple Attribute

Specify the optional <code>sigma\_type</code> attribute to define the type of arrival time in the <code>ocv\_sigma\_retaining\_rise</code> and <code>ocv\_sigma\_retaining\_fall</code> group lookup tables. The values are <code>early</code>, <code>late</code>, and <code>early</code> and <code>late</code>. The default is <code>early</code> and <code>late</code>.

#### **Syntax**

```
sigma type: early | late | early and late;
```

#### **Example**

```
sigma type: early;
```

# ocv\_sigma\_retaining\_rise Group

Use the  $ocv_sigma_retaining_rise$  group to specify the absolute variation offset from the nominal retain arc table values at one  $sigma(\sigma)$ , where sigma is the standard deviation of the delay distribution.

For more information, see ocv sigma retaining fall Group on page 360.

# ocv\_sigma\_retain\_fall\_slew Group

Use the  $ocv_sigma_retain_fall_slew$  group to specify the absolute variation offset from the nominal retain arc table values at one sigma( $\sigma$ ), where sigma is the standard deviation of the delay distribution.

#### Note:

The ocv\_sigma\_retain\_rise\_slew and ocv\_sigma\_retain\_fall\_slew groups are part of the Liberty variation format (LVF) retain arc model syntax. The variation values are used during parametric OCV analysis.

You define the ocv\_sigma\_retain\_rise\_slew and ocv\_sigma\_retain\_fall\_slew groups in the timing group of an output pin, as shown here:

#### template\_name

The name of a lu table template group.

For more information about the ocv\_sigma\_retain\_fall\_slew group syntax and attributes, see *Liberty User Guide, Vol. 1*.

#### Simple Attribute

```
sigma type
```

### sigma\_type Simple Attribute

Specify the optional sigma\_type attribute to define the type of arrival time in the ocv\_sigma\_retain\_rise\_slew and ocv\_sigma\_retain\_fall\_slew group lookup tables. The values are early, late, and early and late. The default is early and late.

```
sigma type: early | late | early and late;
```

#### **Example**

```
sigma type: early;
```

### ocv\_sigma\_retain\_rise\_slew Group

Use the  $ocv_sigma_retain_rise_slew$  group to specify the absolute variation offset from the nominal retain arc table values at one sigma( $\sigma$ ), where sigma is the standard deviation of the delay distribution.

For more information, see ocv sigma retain fall slew Group on page 362.

### ocv mean shift \* Groups

```
Use the ocv_mean_shift_cell_rise, ocv_mean_shift_cell_fall, ocv_mean_shift_rise_transition, ocv_mean_shift_fall_transition, ocv_mean_shift_retaining_rise, ocv_mean_shift_retaining_fall, ocv_mean_shift_retain_rise_slew, ocv_mean_shift_retain_fall_slew, ocv_mean_shift_rise_constraint, and ocv_mean_shift_fall_constraint lookup tables to specify the offset value from the mean of an asymmetric or a biased timing variation distribution. These groups are part of the moment-based Liberty variation format (LVF) syntax.
```

# ocv\_skewness\_\* Groups

```
Use the ocv_skewness_cell_rise, ocv_skewness_cell_fall, ocv_skewness_rise_transition, ocv_skewness_fall_transition, ocv_skewness_retaining_rise, ocv_skewness_retaining_fall, ocv_skewness_retain_rise_slew, ocv_skewness_retain_fall_slew, ocv_skewness_rise_constraint, ocv_skewness_fall_constraint lookup tables to specify the skewness values of an asymmetric or a biased timing variation distribution. These groups are part of the moment-based Liberty variation format (LVF) syntax.
```

# ocv\_std\_dev\_\* Groups

```
Use the ocv_std_dev_cell_rise, ocv_std_dev_cell_fall, ocv_std_dev_rise_transition, ocv_std_dev_fall_transition, ocv_std_dev_retaining_rise, ocv_std_dev_retaining_fall, ocv_std_dev_retain_rise_slew, ocv_std_dev_retain_fall_slew, ocv_std_dev_rise_constraint, and ocv_std_dev_fall_constraint look up tables to specify the values of standard deviation of an asymmetric or a biased timing variation distribution. These groups are part of the moment-based Liberty variation format (LVF) syntax.
```

# output\_current\_fall Group

Use the output\_current\_fall and the output\_current\_rise groups to specify the output current for a nonlinear lookup table model.

The output current fall group is defined in the timing group, as shown here.

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing () {
        output_current_fall (name<sub>string</sub>) {
            ... description ...
      }
      }
  }
}
```

#### **Groups**

vector

#### vector Group

Use the vector group to store information about the input slew and output load.

The vector group is defined in the output current fall group, as shown:

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing () {
        output_current_fall (name<sub>string</sub>) {
            vector () {
                ... description ...
            }
        }
      }
    }
}
```

#### **Simple Attribute**

reference time

#### reference\_time Simple Attribute

Use the <code>reference\_time</code> attribute to specify the time at which the input waveform crosses the rising or falling input delay threshold.

The reference time attribute is defined in the vector group.

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing () {
```

```
output_current_fall (name<sub>string</sub>) {
    vector () {
        reference_time : ;
     }
    }
}
```

#### **Example**

```
timing () {
  output_current_rise () {
    vector (CCT) {
      reference_time : 0.05 ;
      index_1 (0.1) ;
      index_1 (1.1) ;
      index_1 (1, 3, 3, 4, 5) ;
      values ( 1.1, 1.3, 1.5, 1.2, 1.4) ;
    }
}
```

### output\_current\_rise Group

For information about using the <code>output\_current\_rise</code> group, see the definition of the output current fall Group on page 363.

# receiver\_capacitance\_fall Group

In the multisegment receiver capacitance model, define the receiver\_capacitance\_fall group to reference a lookup table template. For information about this group, see receiver\_capacitance\_fall Group on page 317.

# receiver\_capacitance\_rise Group

For information about using the receiver\_capacitance\_rise group, see receiver capacitance fall Group on page 317.

# receiver\_capacitance1\_fall Group

You can define the <code>receiver\_capacitance1\_fall</code> group at the pin level and at the timing level. Define the <code>receiver\_capacitance1\_fall</code> group at the timing level to specify receiver capacitance for a timing arc. For information about using the group at the pin level, see <code>receiver\_capacitance1\_fall</code> Group on page 316.

```
receiver capacitance1 fall (value) {
```

#### **Complex Attribute**

values

#### **Example**

```
timing() {
    ...
    receiver_capacitance1_fall () {
      values ("2.0, 4.0, 1.0, 3.0");
    }
}
```

### receiver\_capacitance1\_rise Group

For information about using the receiver\_capacitance1\_rise group, see the description of the receiver capacitance1 fall Group.

### receiver\_capacitance2\_fall Group

For information about using the receiver\_capacitance2\_fall group, see the description of receiver capacitance1 fall Group.

### receiver\_capacitance2\_rise Group

For information about using the receiver\_capacitance2\_rise group, see the description of the receiver capacitance1 fall Group.

# retaining\_fall Group

The retaining\_fall group specifies the length of time the output port retains its current logical value of 1 after the output port's corresponding input port's value has changed.

This attribute is used only with nonlinear delay models.

#### Note:

The same k-factors that scale the <code>cell\_fall</code> and <code>cell\_rise</code> values also scale the <code>retaining\_fall</code> and <code>retaining\_rise</code> values. There are no separate k-factors for the <code>retaining\_fall</code> and <code>retaining\_rise</code> values.

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing () {
        retaining_fall (name<sub>string</sub>) {
            ... retaining fall description ...
      }
    }
}
```

```
}
```

#### **Complex Attributes**

```
index_1 ("float, ..., float");
index_2 ("float, ..., float");
index_3 ("float, ..., float");
values ("float, ..., float", "float, ..., float" , "float, ..., float");

Example

retaining_rise (retaining_table_template) {
  values ("0.00, 0.23", "0.11, 0.28");
}
retaining_fall (retaining_table_template) {
  values ("0.01, 0.30", "0.12, 0.18");
}
```

### retaining\_rise Group

The retaining\_rise group specifies the length of time an output port retains its current logical value of 0 after the output port's corresponding input port's value has changed.

This attribute is used only with nonlinear delay models.

#### Note:

The same k-factors that scale the <code>cell\_fall</code> and <code>cell\_rise</code> values also scale the <code>retaining\_fall</code> and <code>retaining\_rise</code> values. There are no separate k-factors for the <code>retaining\_fall</code> and <code>retaining\_rise</code> values.

#### **Syntax**

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing () {
        retaining_rise (name<sub>string</sub>) {
            ... retaining rise description ...
        }
      }
    }
}
```

#### **Complex Attributes**

```
index_1 ("float, ..., float");
index_2 ("float, ..., float");
index_3 ("float, ..., float");
values ("float, ..., float", "float, ..., float", "float, ..., float");
```

#### Example

```
retaining_rise (retaining_table_template) {
  values ("0.00, 0.23", "0.11, 0.28");
}
retaining_fall (retaining_table_template) {
  values ("0.01, 0.30", "0.12, 0.18");
}
```

### retain fall slew Group

Use this group in the timing group to define a slew table associated with the retaining\_fall delay. The slew table describes the rate of decay of the output logic value.

#### **Syntax**

```
retain_fall_slew (retaining_time_template<sub>string</sub>) {
  values (index1<sub>float</sub>, index2<sub>float</sub>, index3<sub>float</sub>);
}
```

retaining\_time\_template

Name of the table template to use for the lookup table.

index1, index2, index3

Values to use for indexing the lookup table.

#### **Examples**

## retain\_rise\_slew Group

Use this group in the timing group to define a slew table associated with the retaining\_rise delay. The slew table describes the rate of decay of the output logic value.

#### **Syntax**

retaining\_time\_template

Name of the table template to use for the lookup table.

index1<sub>float</sub>, index2<sub>float</sub>, index3<sub>float</sub>

Values to use for indexing the lookup table.

#### **Examples**

# rise\_constraint Group

Together with the fall\_constraint group, the rise\_constraint group defines timing constraints (cell delay lookup tables) sensitive to clock or data input transition times.

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing () {
```

# Chapter 3: pin Group Description and Syntax Group Statements

#### **Complex Attributes**

```
index_1 ("float, ..., float");
index_2 ("float, ..., float");
index_3 ("float, ..., float");
values ("float, ..., float", ..., "float, ..., float");
```

#### Example

Example 38 shows constraints in a timing model.

#### Example 38 CMOS Nonlinear Timing Model Using Constraints

```
library( vendor b ) {
 /* 1. Use delay lookup table */
 delay model : table lookup;
 /* 2. Define template of size 3 x 3*/
 lu table template(constraint template) {
   variable 1 : constrained pin transition;
   variable 2 : related pin transition;
    index 1 ("0.0, 0.5, \overline{1.5}");
    index^{-2} ("0.0, 2.0, 4.0");
 cell(dff) {
   pin(d) {
      direction: input;
      timing("t1" | "t1", "t2", "t3") {
        related pin : "clk";
        timing type : setup rising;
         /* Inherit the 'constraint template' template */
         rise constraint(constraint template) {
          /* Specify all the values */
          values ("0.0, 0.13, 0.19", \
                    "0.21, 0.23, 0.41", \
                  "0.33, 0.37, 0.50");
        fall constraint(constraint template) {
```

### rise\_propagation Group

With the fall\_propagation group, the rise\_propagation group specifies transition delay as a term in the total cell delay.

### **Syntax**

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing () {
        rise_propagation (name<sub>string</sub>) {
            ... rise propagation description ...
      }
      }
    }
}
```

#### **Complex Attributes**

```
index_1 ("float, ..., float");
index_2 ("float, ..., float");
index_3 ("float, ..., float");
values ("float, ..., float", ..., "float, ..., float");
```

#### Example

```
fall_propagation (prop_template) {
  values("0.00, 0.21", "0.14, 0.38");
}
rise_propagation (prop_template) {
  values("0.05, 0.25", "0.15, 0.48");
}
```

# rise\_transition Group

The rise transition group is defined in the timing group, as shown here:

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    pin (name<sub>string</sub>) {
      timing () {
```

#### **Complex Attributes**

```
index_1 ("float, ..., float");
index_2 ("float, ..., float");
index_3 ("float, ..., float");
values ("float, ..., float", ..., "float, ..., float");
intermediate_values ("float, ..., float", ..., "float, ..., float");
```

#### Note:

Optionally, you can use the <code>intermediate\_values</code> table attribute to specify the transition from the first slew point to the output delay threshold. The <code>intermediate\_values</code> table attribute has to use the same format as the table attribute.

#### **Examples**

```
rise_transition(tran_template) {
  values ("0.01, 0.08, 0.15, 0.40");
}

fall_transition(tran_template) {
  values ("0.01, 0.11, 0.18, 0.40");
}
```

# tlatch Group

In timing analysis, use a tlatch group to describe the relationship between the data pin and the enable pin on a transparent level-sensitive latch.

You define the tlatch group in a pin group, but it is only effective if you also define the timing\_model\_type attribute in the cell that the pin belongs to. For more information about the timing\_model\_type attribute, see timing\_model\_type Simple Attribute on page 121.

```
library (name<sub>string</sub>) {
  cell (name<sub>string</sub>) {
    ...
    timing model type : value<sub>enum</sub> ;
```

# Chapter 3: pin Group Description and Syntax Group Statements

```
pin (data_pin_name<sub>string</sub>) {
   tlatch (enable_pin_name<sub>string</sub>) {
    ... tlatch description ...
   }
  }
}
```

#### **Simple Attributes**

```
edge_type
tdisable
```

### edge\_type Simple Attribute

Use the <code>edge\_type</code> attribute to specify whether the latch is positive (high) transparent or negative (low) transparent.

#### **Syntax**

```
edge_type : name<sub>id</sub> ;
name
```

Valid values are rising and falling.

#### Example

```
edge type : rising ;
```

# tdisable Simple Attribute

The tdisable attribute disables transparency in a latch. During path propagation, timing analysis tools disable and ignore all data pin output pin arcs that reference a tlatch group whose tdisable attribute is set to true on an edge triggered flip flop.

#### **Syntax**

```
tdisable : value<sub>Boolean</sub>
```

The valid values are TRUE and FALSE. When set to FALSE, the latch is ignored.

#### Example

```
tdisable : FALSE ;
```