CMOS Digital Integrated Circuit Silicon Monolithic

# TC358746AXBG/TC358748XBG

#### **Mobile Peripheral Devices**

#### Overview

The MIPI® CSI-2 to Parallel port and Parallel port to CSI-2 (TC358746AXBG/TC358748XBG) is a bridge device that converts MIPI data transfers from devices such as a camera to an application processor over a Parallel port interface. All internal registers can be access through I<sup>2</sup>C or SPI (in CSI out case only).



Weight: 32.0 mg (Typ.)

# TC358748XBG P-VFBGA80-0707-0.65-001

#### **Features**

- CSI-2 TX/RX Interface
- → MIPI CSI-2 compliant (Version 1.01 Revision 0.04 2 April 2009)
- ♦ Configurable to TX or RX controller
- ♦ Supports up to 1Gbps per data lane
- ♦ Supports up to 4 data lanes
- Supports video data formats
- RX: RAW8/10/12/14, YUV422 (CCIR/ITU 8/10-bit), RGB888/666/565 and User-Defined 8-bit
- TX: YUV422 (CCIR/ITU 8/10-bit), YUV444, RGB888/666/565 and RAW8/10/12/14
- Parallel Port Interface
- ♦ Supports data formats
- 24-bit bus un-packed format (Both Input and Output mode)
  - RGB888/666/565, RAW8/10/12/14 and YUV422 8-bit (on 8/16-bit data bus) and 10-bit data formats.
  - > YUV444 (Parallel Input mode only)
- YUV422 8-bit ITU BT.656 and ITU BT.601 (Parallel input mode only)
  - ➤ Up to 100 MHz PCLK frequency for Output mode, and 166 MHz for Input mode.
- I<sup>2</sup>C Slave Interface (CS = L)
- ♦ Configure all TC358746AXBG/TC358748XBG internal registers
- SPI Slave Interface (Only applicable in CSIOut configuration, MSEL = H, and CS = H)
- ♦ SPI interface support for up to 25 MHz operation.
- Configure all TC358746AXBG/TC358748XBG internal registers

GPIO signals

♦ 3 GPIO signals

- Weight: 68.8 mg (Typ.)
- Three GPIO signals can be configured as control signals (MCLK, CXRST, XShutdown) for CSI-2 RX device.
- Or one GPIO signal can be configured as INT signal for Parallel interface.
- System
- ♦ Clock and power management support to achieve low power states.
- Power supply inputs
- ♦ Core and MIPI D-PHY: 1.2V
- ♦ I/O: 1.8V 3.3V

Do not design your products or systems based on the information on this document. Please contact your Toshiba sales representative for updated information before designing your products.

## Table of content

| REFERENCES                                                                                                                   | 5                            |
|------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| 1. Overview                                                                                                                  | 6                            |
| 2. Features                                                                                                                  | 8                            |
| 2.1. Typical Power Consumption                                                                                               | 9                            |
| 3. External Pins                                                                                                             | 10                           |
| 3.1. TC358746AXBG pinout description                                                                                         | 10                           |
| 3.2. TC358746AXBG BGA72 pin Count Summary                                                                                    | 11                           |
| 3.3. TC358748XBG BGA80 Pin Count Summary                                                                                     | 11                           |
| 3.4. TC358746AXBG Pin Layout                                                                                                 | 12                           |
| 3.5. TC358748XBG Pin Layout                                                                                                  | 13                           |
| 4. Package                                                                                                                   | 14                           |
| 4.1. TC358746AXBG Package                                                                                                    | 14                           |
| 4.2. TC358748XBG Package                                                                                                     | 16                           |
| 5. Electrical Characteristics                                                                                                | 18                           |
| 5.1. Absolute Maximum Ratings                                                                                                | 18                           |
| 5.2. Operating Condition                                                                                                     | 18                           |
| 5.3. DC Electrical Specification                                                                                             | 19                           |
| 6. Revision History                                                                                                          | 20                           |
| RESTRICTIONS ON PRODUCT USE                                                                                                  | 21                           |
|                                                                                                                              |                              |
| Table of Figures                                                                                                             |                              |
| Figure 1.1 System Overview with TC358746AXBG/TC358748XBG                                                                     | in CSI-2 RX to Parallel Port |
| Configuration                                                                                                                | 6                            |
| Figure 1.2 System Overview with TC358746AXBG/TC358748XBG Configuration                                                       |                              |
| Figure 3.1 TC358746AXBG BGA72-Pin Layout (Top View)                                                                          | 12                           |
| Figure 3.2 TC358748XBG 80-Pin Layout (Top View)Figure 4.1 TC358746AXBG P-VFBGA72-0505-0.40-001 package                       | 13<br>14                     |
| Figure 4.2 TC358748XBG P-VFBGA80-0707-0.65-001 package                                                                       |                              |
|                                                                                                                              |                              |
| List of Tables                                                                                                               |                              |
| Table 3.1 TC358746AXBG/ TC358748XBG Functional Signal List                                                                   | 10                           |
| Table 3.2 TC358746AXBG BGA 72Pin Count Summary                                                                               |                              |
| Table 3.3 TC358748XBG BGA 80 Pin Count Summary                                                                               | 11                           |
| Table 4.1 TC358746AXBG P-VFBGA72-0505-0.40-001 Mechanical Dim Table 4.2 TC358748XBG P-VFBGA80-0707-0.65 Mechanical Dimension |                              |
| Table 6.1 Revision History                                                                                                   |                              |

• MIPI and SLIMbus are registered trademarks of MIPI Alliance, Inc.

#### 1 NOTICE OF DISCLAIMER

- 2 The material contained herein is not a license, either expressly or impliedly, to any IPR owned or controlled
- 3 by any of the authors or developers of this material or MIPI. The material contained herein is provided on
- an "AS IS" basis and to the maximum extent permitted by applicable law, this material is provided AS IS
- 5 AND WITH ALL FAULTS, and the authors and developers of this material and MIPI hereby disclaim all
- other warranties and conditions, either express, implied or statutory, including, but not limited to, any (if
- 7 any) implied warranties, duties or conditions of merchantability, of fitness for a particular purpose, of
- 8 accuracy or completeness of responses, of results, of workmanlike effort, of lack of viruses, and of lack of
- 9 negligence.
- All materials contained herein are protected by copyright laws, and may not be reproduced, republished,
- distributed, transmitted, displayed, broadcast or otherwise exploited in any manner without the express
- 12 prior written permission of MIPI Alliance. MIPI, MIPI Alliance and the dotted rainbow arch and all related
- trademarks, tradenames, and other intellectual property are the exclusive property of MIPI Alliance and
- cannot be used without its express prior written permission.
- 15 ALSO, THERE IS NO WARRANTY OF CONDITION OF TITLE, QUIET ENJOYMENT, QUIET
- 16 POSSESSION, CORRESPONDENCE TO DESCRIPTION OR NON-INFRINGEMENT WITH REGARD
- 17 TO THIS MATERIAL OR THE CONTENTS OF THIS DOCUMENT. IN NO EVENT WILL ANY
- 18 AUTHOR OR DEVELOPER OF THIS MATERIAL OR THE CONTENTS OF THIS DOCUMENT OR
- 19 MIPI BE LIABLE TO ANY OTHER PARTY FOR THE COST OF PROCURING SUBSTITUTE
- 20 GOODS OR SERVICES, LOST PROFITS, LOSS OF USE, LOSS OF DATA, OR ANY INCIDENTAL,
- 21 CONSEQUENTIAL, DIRECT, INDIRECT, OR SPECIAL DAMAGES WHETHER UNDER
- 22 CONTRACT, TORT, WARRANTY, OR OTHERWISE, ARISING IN ANY WAY OUT OF THIS OR
- 23 ANY OTHER AGREEMENT, SPECIFICATION OR DOCUMENT RELATING TO THIS MATERIAL,
- 24 WHETHER OR NOT SUCH PARTY HAD ADVANCE NOTICE OF THE POSSIBILITY OF SUCH
- 25 DAMAGES.
- Without limiting the generality of this Disclaimer stated above, the user of the contents of this Document is
- 27 further notified that MIPI: (a) does not evaluate, test or verify the accuracy, soundness or credibility of the
- contents of this Document; (b) does not monitor or enforce compliance with the contents of this Document;
- and (c) does not certify, test, or in any manner investigate products or services or any claims of compliance
- 30 with the contents of this Document. The use or implementation of the contents of this Document may
- involve or require the use of intellectual property rights ("IPR") including (but not limited to) patents,
- 32 patent applications, or copyrights owned by one or more parties, whether or not Members of MIPI. MIPI
- does not make any search or investigation for IPR, nor does MIPI require or request the disclosure of any
- 34 IPR or claims of IPR as respects the contents of this Document or otherwise.
- 35 Questions pertaining to this document, or the terms or conditions of its provision, should be addressed to:
- 36 MIPI Alliance, Inc.
- 37 c/o IEEE-ISTO
- 38 445 Hoes Lane
- 39 Piscataway, NJ 08854
- 40 Attn: Board Secretary

## **TOSHIBA**

#### **REFERENCES**

- MIPI D-PHY, "MIPI\_D-PHY\_specification\_v01-00-00, May 14, 2009"
   MIPI CSI-2, "MIPI Alliance Standard for Camera Serial Interface 2 (CSI-2) Version 1.01 Revision Nov 2010"
   I<sup>2</sup>C bus specification, version 2.1, January 2000, Philips Semiconductor

#### 1. Overview

The MIPI CSI-2 to Parallel port and Parallel port to CSI-2 (TC358746AXBG/TC358748XBG) is a bridge device that converts MIPI data transfers from devices such as a camera to an application processor over a Parallel port interface. All internal registers can be access through I<sup>2</sup>C or SPI (in CSI out case only).

There are several system configurations where TC358746AXBG/TC358748XBG are typically be used

- CSI-2 TX with Parallel Input mode for Analog TV, Tele-presence Type, and Specialty/Older Cameras application. In this mode, TC358746AXBG/TC358748XBG (Parallel to CSI-2 converter) is a bridge device that converts parallel data transfers to an application over a MIPI CSI-2 interface. Toshiba Bridge Chip provides a low power bridge solution to efficiently translate parallel transfers to serial transfers.
- CSI-2 RX with Parallel output mode for scanner application. In this mode, TC358746AXBG/TC358748XBG
  (CSI-2 to Parallel converter) is a bridge device that converts serial data transfers from devices such as a camera
  to an application processor over a parallel interface. Toshiba Bridge Chip provides a low power bridge solution
  to efficiently translate serial transfers to parallel transfers.



Figure 1.1 System Overview with TC358746AXBG/TC358748XBG in CSI-2 RX to Parallel Port Configuration



Figure 1.2 System Overview with TC358746AXBG/TC358748XBG in Parallel Port to CSI-2 TX Configuration

#### 2. Features

Below are the main features supported by TC358746AXBG/TC358748XBG.

- CSI-2 TX/RX Interface
  - ♦ MIPI CSI-2 compliant (Version 1.01 Revision 0.04 2 April 2009)
  - ♦ Configurable to TX or RX controller
  - ♦ Supports up to 1Gbps per data lane
  - ♦ Supports up to 4 data lanes
  - ♦ Supports video data formats
    - RX: RAW8/10/12/14, YUV422 (CCIR/ITU 8/10-bit), RGB888/666/565 and User-Defined 8-bit
    - TX: YUV422 (CCIR/ITU 8/10-bit), YUV444, RGB888/666/565 and RAW8/10/12/14
- Parallel Port Interface
  - ♦ Supports data formats
    - 24-bit bus un-packed format (Both Input and Output mode)
    - > RGB888/666/565, RAW8/10/12/14 and YUV422 8-bit (on 8/16-bit data bus) and 10-bit data formats
    - > YUV444 (Parallel Input mode only)
    - YUV422 8-bit ITU BT.656 and ITU BT.601 (Parallel input mode only)
  - ♦ Up to 100 MHz PCLK frequency for Output mode, and 166 MHz for Input mode.
- I<sup>2</sup>C Slave Interface (CS = L)
  - ♦ Support for normal (100 kHz), fast mode (400 kHz) and special mode (1 MHz)
  - ♦ Configure all TC358746AXBG/TC358748XBG internal registers
- SPI Slave Interface (Only applicable in CSIOut configuration, MSEL = H, and CS = H)
  - ♦ SPI interface support for up to 25 MHz operation.
  - ♦ Configure all TC358746AXBG/TC358748XBG internal registers
- GPIO signals
  - ♦ 3 GPIO signals
    - Three GPIO signals can be configured as control signals (MCLK, CXRST, XShutdown) for CSI-2 RX device.
    - Or one GPIO signal can be configured as INT signal for Parallel interface.
- System
  - ♦ Clock and power management support to achieve low power states.
- Power supply inputs
  - ♦ Core and MIPI D-PHY: 1.2V
  - ♦ I/O: 1.8V 3.3V

## 2.1. Typical Power Consumption

Parallel\_In → CSI\_Out, 500MHz CSICLk, 1080P @60fps

|              | VDDIO (3.3V) | VDDC (1.2V) | VDD_MIPI (1.2V) | Total Power |
|--------------|--------------|-------------|-----------------|-------------|
| Current (mA) | 0.44         | 40.4        | 24.5            |             |
| Power (mW)   | 1.452        | 48.48       | 29.4            | 79.33       |

#### CSI\_In → Parallel\_Out, 500MHz CSICLk, 114MHz PClk ColorBar @60fps

|              | VDDIO (3.3V) | VDDC (1.2V) | VDD_MIPI (1.2V) | Total Power |
|--------------|--------------|-------------|-----------------|-------------|
| Current (mA) | 18.9         | 13.9        | 12.3            |             |
| Power (mW)   | 62.37        | 16.68       | 14.76           | 93.81       |

## 3. External Pins

#### 3.1. TC358746AXBG pinout description

 $TC358746AXBG/TC358748XBG \ resides \ in \ BGA \ pin \ packages. \ The following \ table \ gives \ the \ signals \ of \ TC358746AXBG/TC358748XBG \ and \ their \ function.$ 

Table 3.1 TC358746AXBG/ TC358748XBG Functional Signal List

| Group                              | Pin Name                            | I/O | Type | Function                                                                                                                                                                                                                                                                                                                                                     | Note |
|------------------------------------|-------------------------------------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|                                    | RESX                                | I   | Sch  | System reset input, active low                                                                                                                                                                                                                                                                                                                               |      |
|                                    | REFCLK                              | ı   | N    | Reference clock input (6MHz – 40MHz)                                                                                                                                                                                                                                                                                                                         |      |
|                                    | MSEL                                | I   | N    | Mode Select 1'b0: CSI-2 RX in -> Par_out 1'b1: Par in -> CSI-2 TX                                                                                                                                                                                                                                                                                            |      |
| System:<br>Reset &<br>Clock<br>(4) | CS                                  | I   | N    | Chip Select, active low MSEL= 0 (CSI-2 RX in -> Par_out) - When CS = 0, chip selected Normal operation - When CS = 1, chip not selected Cannot access to internal registers and optionally Parallel output ports can be tri-state when 0x0004[15] is set MSEL= 1 (Par_in -> CSI-2 TX) - CS = 0, I <sup>2</sup> C I/F is selected - CS = 1, SPI I/F is chosen |      |
|                                    | MIPI_CP                             |     | PHY  | MIPI-CSI clock positive                                                                                                                                                                                                                                                                                                                                      |      |
|                                    | MIPI_CN                             |     | PHY  | MIPI-CSI clock negative                                                                                                                                                                                                                                                                                                                                      |      |
|                                    | MIPI_D0P                            |     | PHY  | MIPI-CSI Data 0 positive                                                                                                                                                                                                                                                                                                                                     |      |
|                                    | MIPI DON                            |     | PHY  | MIPI-CSI Data 0 negative                                                                                                                                                                                                                                                                                                                                     |      |
| MIPI-CSI                           | MIPI D1P                            |     | PHY  | MIPI-CSI Data 1 positive                                                                                                                                                                                                                                                                                                                                     |      |
| (10)                               | MIPI D1N                            |     | PHY  | MIPI-CSI Data 1 negative                                                                                                                                                                                                                                                                                                                                     |      |
|                                    | MIPI D2P                            |     | PHY  | MIPI-CSI Data 2 positive                                                                                                                                                                                                                                                                                                                                     |      |
|                                    | MIPI D2N                            |     | PHY  | MIPI-CSI Data 2 negative                                                                                                                                                                                                                                                                                                                                     |      |
|                                    | MIPI D3P                            |     | PHY  | MIPI-CSI Data 3 positive                                                                                                                                                                                                                                                                                                                                     |      |
|                                    | MIPI D3N                            |     | PHY  | MIPI-CSI Data 3 negative                                                                                                                                                                                                                                                                                                                                     |      |
| I2C I/F                            | I2C_SCL                             | OD  | Sch  | I <sup>2</sup> C serial clock or SPI_SCLK                                                                                                                                                                                                                                                                                                                    | 4mA  |
| (2)                                | I2C_SDA                             | OD  | Sch  | I <sup>2</sup> C serial data or SPI_MOSI                                                                                                                                                                                                                                                                                                                     | 4mA  |
|                                    | PD[23:0]                            | I/O | N    | Parallel Port Data - PD[23:12] can configs to be GPIO[15:4]                                                                                                                                                                                                                                                                                                  | 4mA  |
| Parallel                           | VSYNC                               | I/O | N    | Parallel port VSYNC signal                                                                                                                                                                                                                                                                                                                                   | 4mA  |
| Port I/F<br>(27)                   | HSYNC                               | I/O | N    | Parallel port HSYNC signal - HSYNC will be use as "DE"                                                                                                                                                                                                                                                                                                       | 4mA  |
|                                    | PCLK                                | I/O | N    | Parallel Port Clock signal                                                                                                                                                                                                                                                                                                                                   | 4mA  |
| GPIO (3)                           | GPIO[2:0]                           | I/O | N    | GPIO[2:0] signals  CSI-2 RX in -> Par_out  - (GPIO[0] option to become MCLK signal)  - (GPIO[1] option to become CXRST or INT)  - (GPIO[2] option to become XShutdown)  Par_in -> CSI-2 TX  - (GPIO[1] option to become SPI_SS or INT)  - (GPIO[2] option to become SPI_MISO)                                                                                | 4mA  |
|                                    | VDDC (1.2V)                         | NA  |      | VDD for Internal Core (2)                                                                                                                                                                                                                                                                                                                                    |      |
| POWER                              | VDDIO (1.8V – 3.3V)                 | NA  |      | VDDIO internal core (2)  VDDIO is for IO power supply (3)                                                                                                                                                                                                                                                                                                    |      |
| (9)                                | VDDIO (1.8V = 3.3V) VDD_MIPI (1.2V) | NA  |      | VDDI or the MIPI CSI2 (2)                                                                                                                                                                                                                                                                                                                                    |      |
| Ground<br>NOTE1                    | VSS (1.24)                          | NA  |      | Ground                                                                                                                                                                                                                                                                                                                                                       |      |

NOTE1: TC358746AXBG=17, TC358748XBG=25

## 3.2. TC358746AXBG BGA72 pin Count Summary

Table 3.2 TC358746AXBG BGA 72Pin Count Summary

| Group Name        | Pin Count | Notes                   |
|-------------------|-----------|-------------------------|
| SYSTEM            | 4         |                         |
| MIPI-CSI          | 10        |                         |
| I2C I/F           | 2         |                         |
| GPIO              | 3         |                         |
| Parallel Port I/F | 27        |                         |
| POWER             | 9         | IO, MIPI and Core Power |
| GROUND            | 17        |                         |
| TOTAL             | 72        |                         |

## 3.3. TC358748XBG BGA80 Pin Count Summary

Table 3.3 TC358748XBG BGA 80 Pin Count Summary

| Group Name        | Pin Count | Notes                   |
|-------------------|-----------|-------------------------|
| SYSTEM            | 4         |                         |
| MIPI-CSI          | 10        |                         |
| I2C I/F           | 2         |                         |
| GPIO              | 2         |                         |
| Parallel Port I/F | 28        |                         |
| POWER             | 9         | IO, MIPI and Core Power |
| GROUND            | 25        |                         |
| TOTAL             | 80        |                         |

## 3.4. TC358746AXBG Pin Layout

| A1   | A2   | А3         | A4   | <b>A</b> 5 | A6    | A7         | A8       | A9         |
|------|------|------------|------|------------|-------|------------|----------|------------|
| VSS  | PD17 | PD19       | PD21 | PD23       | GPIO2 | I2C_SCL    | MSEL     | VSS        |
| B1   | B2   | В3         | В4   | <b>B</b> 5 | В6    | В7         | В8       | В9         |
| VDDC | PD16 | PD18       | PD20 | PD22       | GPIO1 | I2C_SDA    | RESX     | VDDIO      |
| C1   | C2   | <b>C</b> 3 | C4   | <b>C</b> 5 | C6    | <b>C</b> 7 | C8       | C9         |
| PD15 | PD14 | VSS        | VSS  | VSS        | VSS   | VDD_MIPI   | MIPI_D3P | MIPI_D3N   |
| D1   | D2   | <b>D</b> 3 |      |            |       | D7         | D8       | D9         |
| PD13 | PD12 | VSS        |      |            |       | VSS        | MIPI_D2P | MIPI_D2N   |
| E1   | E2   | <b>E</b> 3 |      |            |       | E7         | E8       | E9         |
| VSS  | VSS  | VDDC       |      |            |       | VDD_MIPI   | MIPI_CP  | MIPI_CN    |
| F1   | F2   | F3         |      |            |       | F7         | F8       | F9         |
| VSS  | VSS  | VSS        |      |            |       | VSS        | MIPI_D1P | MIPI_D1N   |
| G1   | G2   | G3         | G4   | G5         | G6    | <b>G</b> 7 | G8       | G9         |
| PD11 | PD10 | VDDIO      | VSS  | VSS        | VDDIO | VDDIO      | MIPI_D0P | MIPI_D0N   |
| H1   | H2   | Н3         | H4   | Н5         | Н6    | Н7         | Н8       | Н9         |
| VDDC | PD8  | PD6        | PD4  | PD2        | PD0   | PCLK       | HSYNC    | CS         |
| J1   | J2   | J3         | J4   | J5         | J6    | J7         | J8       | <b>J</b> 9 |
| VSS  | PD9  | PD7        | PD5  | PD3        | PD1   | REFCLK     | VSYNC    | GPIO0      |

Figure 3.1 TC358746AXBG BGA72-Pin Layout (Top View)

## 3.5. TC358748XBG Pin Layout

| A1    | A2   | A3   | A4   | A5    | A6     | <b>A</b> 7 | A8      | A9       | A10      |
|-------|------|------|------|-------|--------|------------|---------|----------|----------|
| vss   | PD17 | PD19 | PD21 | PD23  | GPIO2  | VDDC       | I2C_SCL | MSEL     | vss      |
| B1    | B2   | В3   | B4   | B5    | В6     | B7         | B8      | В9       | B10      |
| VDDC  | PD16 | PD18 | PD20 | PD22  | GPIO1  | vss        | I2C_SDA | RESX     | VDDIO    |
| C1    | C2   | C3   | C4   | C5    | C6     | <b>C</b> 7 | C8      | C9       | C10      |
| PD15  | PD14 |      |      |       |        |            |         | MIPI_D3P | MIPI_D3N |
| D1    | D2   | D3   | D4   | D5    | D6     | D7         | D8      | D9       | D10      |
| PD13  | PD12 |      | vss  | vss   | vss    | vss        |         | MIPI_D2P | MIPI_D2N |
| E1    | E2   | E3   | E4   | E5    | E6     | E7         | E8      | E9       | E10      |
| PD11  | PD10 |      | vss  | vss   | vss    | vss        |         | vss      | VDD_MIPI |
| F1    | F2   | F3   | F4   | F5    | F6     | F7         | F8      | F9       | F10      |
| PD9   | PD8  |      | vss  | vss   | vss    | vss        |         | MIPI_CP  | MIPI_CN  |
| G1    | G2   | G3   | G4   | G5    | G6     | G7         | G8      | G9       | G10      |
| PD7   | PD6  |      | vss  | vss   | vss    | vss        |         | MIPI_D1P | MIPI_D1N |
| H1    | H2   | Н3   | H4   | H5    | Н6     | H7         | Н8      | H9       | H10      |
| VDDIO | vss  |      |      |       |        |            |         | vss      | VDD_MIPI |
| J1    | J2   | J3   | J4   | J5    | J6     | J7         | J8      | J9       | J10      |
| PD4   | PD2  | PD0  | vss  | vss   | PCLK   | HSYNC      | cs      | MIPI_D0P | MIPI_D0N |
| K1    | K2   | K3   | K4   | K5    | K6     | <b>K</b> 7 | K8      | K9       | K10      |
| PD5   | PD3  | PD1  | VDDC | VDDIO | REFCLK | VSYNC      | GPIO0   | VDDIO    | VSS      |

Figure 3.2 TC358748XBG 80-Pin Layout (Top View)

## 4. Package

#### 4.1. TC358746AXBG Package

The packages for TC358746AXBG are described in the figures below.

P-VFBGA72-0505-0.40-001

"Unlt;mm"



Weight: 32.0 mg (Typ.)

Figure 4.1 TC358746AXBG P-VFBGA72-0505-0.40-001 package



Table 4.1 TC358746AXBG P-VFBGA72-0505-0.40-001 Mechanical Dimension

| Dimension          | Min     | Тур.                      | Max      |
|--------------------|---------|---------------------------|----------|
| Solder ball pitch  | -       | 0.4 mm                    | -        |
| Solder ball height | 0.15 mm | 0.2 mm                    | 0.205 mm |
| Package dimension  | -       | 4.5 x 4.5 mm <sup>2</sup> | -        |
| Package height     | -       | -                         | 1.0 mm   |

#### 4.2. TC358748XBG Package

The packages for TC358748XBG are described in the figures below.

P-VFBGA80-0707-0.65-001

"Unit:mm"



Figure 4.2 TC358748XBG P-VFBGA80-0707-0.65-001 package



Table 4.2 TC358748XBG P-VFBGA80-0707-0.65 Mechanical Dimension

| Dimension          | Min     | Тур.                          | Max     |
|--------------------|---------|-------------------------------|---------|
| Solder ball pitch  | -       | 0.65 mm                       | -       |
| Solder ball height | 0.20 mm | 0.25 mm                       | 0.30 mm |
| Package dimension  | -       | $7.0 \times 7.0 \text{ mm}^2$ | -       |
| Package height     | -       | -                             | 1.0 mm  |

## 5. Electrical Characteristics

## **5.1. Absolute Maximum Ratings**

VSS= 0V reference

| Parameter                               | Symbol               | Rating               | Unit |
|-----------------------------------------|----------------------|----------------------|------|
| Supply voltage<br>(1.8V - Digital IO)   | VDDIO                | -0.3 to +3.9         | V    |
| Supply voltage<br>(1.2V – Digital Core) | VDDC                 | -0.3 to +1.8         | V    |
| Supply voltage<br>(1.2V – MIPI CSI PHY) | VDD_MIPI             | -0.3 to +1.8         | V    |
| Input voltage<br>(CSI IO)               | V <sub>IN_CSI</sub>  | -0.3 to VDD_MIPI+0.3 | V    |
| Output voltage<br>(CSI IO)              | V <sub>OUT_CSI</sub> | -0.3 to VDD_MIPI+0.3 | V    |
| Input voltage<br>(Digital IO)           | V <sub>IN_IO</sub>   | -0.3 to VDDIO+0.3    | V    |
| Output voltage<br>(Digital IO)          | V <sub>OUT_IO</sub>  | -0.3 to VDDIO+0.3    | V    |
| Junction temperature                    | Tj                   | 125                  | °C   |
| Storage temperature                     | Tstg                 | -40 to +125          | °C   |

## **5.2. Operating Condition**

VSS= 0V reference

| Parameter                                                        | Symbol   | Min. | Тур. | Max. | Unit      |
|------------------------------------------------------------------|----------|------|------|------|-----------|
| Supply voltage (1.8V – Digital IO)                               | VDDIO    | 1.65 | 1.8  | 1.95 | V         |
| Supply voltage (3.3V – Digital IO)                               | VDDIO    | 3.0  | 3.3  | 3.6  | V         |
| Supply voltage (1.2V – Digital Core)                             | VDDC     | 1.1  | 1.2  | 1.3  | V         |
| Supply voltage (1.2V – MIPI CSI PHY)                             | VDD_MIPI | 1.1  | 1.2  | 1.3  | V         |
| Operating temperature (ambient temperature with voltage applied) | Та       | -30  | +25  | +85  | °C        |
| Supply Noise Voltage                                             | $V_{SN}$ | -    | -    | 100  | $mV_{pp}$ |

## **5.3. DC Electrical Specification**

| Parameter                                                                                                 | Symbol                    | Min       | Тур. | Max       | Unit |
|-----------------------------------------------------------------------------------------------------------|---------------------------|-----------|------|-----------|------|
| Input voltage, High levelinput<br>Note1                                                                   | $V_{IH}$                  | 0.7 VDDIO | -    | VDDIO     | V    |
| Input voltage, Low levelinput<br>Note1                                                                    | V <sub>IL</sub>           | 0         | -    | 0.3 VDDIO | V    |
| Input voltage High level<br>CMOS Schmitt Trigger<br>Note1,Note2                                           | V <sub>IHS</sub>          | 0.7 VDDIO | -    | VDDIO     | V    |
| Input voltage Low level<br>CMOS Schmitt Trigger<br>Note1,Note2                                            | $V_{ILS}$                 | 0         | -    | 0.3 VDDIO | V    |
| Output voltage High level<br>Note1, Note2<br>(Condition: IOH = -0.4mA)                                    | V <sub>OH</sub>           | 0.8 VDDIO | -    | VDDIO     | V    |
| Output voltage Low level<br>Note1, Note2<br>(Condition: IOL = 2mA)                                        | V <sub>OL</sub>           | 0         | -    | 0.2 VDDIO | V    |
| Input leak current, High level<br>(Normal IO or Pull-up IO)<br>(Condition: VIN = +VDDIO,<br>VDDIO = 3.6V) | I <sub>ILH1</sub> (Note4) | -10       | -    | 10        | μA   |
| Input leak current,High level<br>(Pull-down IO)<br>(Condition: VIN = +VDDIO,<br>VDDIO = 3.6V)             | I <sub>ILH2</sub> (Note4) | -         | -    | 100       | μA   |
| Input leak current,Low level<br>(Normal IO or Pull-down IO)<br>(Condition: VIN = 0V, VDDIO<br>= 3.6V)     | I <sub>ILL1</sub> (Note5) | -10       | -    | 10        | μA   |
| Input leak current,Low level (Pull-up IO) (Condition: VIN = 0V, VDDIO = 3.6V)                             | I <sub>ILL2</sub> (Note5) | -         | -    | 200       | μA   |

Note1: Each power source is operating within recommended operation condition.

Note2: Current output value is specified to each IO buffer individually. Output voltage changes with output current value.

Note4: Normal pin or Pull-up IO pin applied VDDIO supply voltage to Vin (input voltage)

Note5: Normal pin or Pull-down IO pin applied VSSIO (0V) to Vin (input voltage)

## 6. Revision History

Table 6.1 Revision History

| Revision | Date       | Description    |
|----------|------------|----------------|
| 0.91     | 2014-05-29 | Newly released |



#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information
  in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH
  MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without
  limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for
  automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions,
  safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE
  PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your
  TOSHIBA sales representative.
- · Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES
   OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.