## **Problem Description:**

In this assignment, we built an embedded system that read the ADC (analog to digital converter) and displayed the readings onto two 7-segment LEDs. The input value to the ADC was supplied by a potentiometer; when the potentiometer exceeded a threshold digital voltage of 9F (hex), the system turned on a servos motor powered fan. An optocoupler connected to a relay was used to enable the servos motor and power it on.

## START **Pseudocode:** - Load Pic header file - Disable Watch Dog timer - Config low voltage programming - Assign memory location d'1' and d'2' to variables DIGIT1 and DIGIT2. - Assign memory location d'3' and 'd4' to variables RESULT and COUNTER. - Set COUNTER value to d'255'. - Config Port AN0 as input. - Config Port AN1 as output. - Config Port B and D as output. Set RB0 as input. - Configure bits 5-2 of ADCON0 to '0000' to select channel ANO. - Configure ADCONO with b'00001110' to set AN0 as analog input. - Config bits 5-3 with b'001' in ADCON2 to se acquisition time to 2 TAD. set GO\_DONE bit N Test if ADCON1 is done converting Y - Send results of ADC to variable RESULT; AND with b'00001111' to mask the higher nibble. - Call lookup table and store result in DIGIT1. - do a right bit shift 4 times on RESULT and move to wreg - nibbles are now in L H order, so ANDLW b'00001111' to Call lookup table and store result in DIGIT2 Y N ShowDigit1: - Send DIGIT2 to PortD. - Call TOGGLE; Call DELAY - GOTO SwitchLoad. ShowDigit2: - Send DIGIT2 to PortD. - Call TOGGLE; Call DELAY - GOTO SwitchLoad. Is PortB bit 0 set N Υ Set bit 1 of Port A SwitchOn: value 9F to wreg - Compare ADRESH Go to MainLoop clear bit 1 of Port A Go to MainLoop to wreg Is result < wreg DELAY: TOGGLE: - Toggle Port B, bit 0. - Toggle Port B, bit1. N Decrement count COUNTER to reset count.

**Assembly Code:** #include <p18f4550.inc> CONFIG WDT=OFF ; disable watchdog timer : MCLEAR Pin on CONFIG MCLRE = ON CONFIG DEBUG = OFF ; disable Debug Mode CONFIG LVP = OFF ; Low-Voltage programming disabled (necessary for debugging) CONFIG FOSC = INTOSCIO\_EC ;External oscillator, port function on RA6 org 0 DIGIT1 EQU D'1' ;variables to store digit values DIGIT2 EQU D'2' RESULT EQU D'3' COUNTER EQU D'4' :counter variable MOVLW D'255' ;Move decimal value of 255 to Working register MOVWF COUNTER ; Move value of working register to counter address ;set portA pin 1 to 1 BSF PORTA, 1 ;set portA pin 1 for output BCF TRISA, 1 ;clear port D bits CLRF PORTD CLRF TRISD ;setup port D as output **CLRF TRISB** ;set port B as output pins ;set all bits to 0 but RB0 MOVLW B'00000001' MOVWF PORTB MOVLW B'00000000' :bits 5-2 select channel AN0 MOVWF ADCON0 MOVLW B'00001110' ;set pin AN0 for analog input MOVWF ADCON1 MOVLW B'00001000' ;bits 5-3 16 TAD aquisition time, bits 2-0 Fosc/2 conversion clock select bits **MOVWF ADCON2** ;set bit 0 to enable analog digital conversion to be on BSF ADCON0, ADON MainLoop: BSF ADCONO, GO DONE TEST: BTFSC ADCON0, 1 ;bit test go/notdone, skip if clear **BRA TEST** ;branch to test MOVF ADRESH, 0 ; send high byte of result to wreg MOVFF ADRESH, RESULT ANDLW B'00001111'; AND low nibble of byte to wreg CALL LookUp **MOVWF DIGIT1** RRNCF RESULT, 1 RRNCF RESULT, 1 RRNCF RESULT, 1 RRNCF RESULT, 1

MOVF RESULT, 0

BTFSS PORTB, 0 BRA ShowDigit2

ANDLW B'00001111' CALL LookUp MOVWF DIGIT2

```
ShowDigit1:
  MOVFF DIGIT2, PORTD
  CALL TOGGLE
  CALL DELAY
  GOTO SwitchLoad
ShowDigit2:
  MOVFF DIGIT1, PORTD
  CALL TOGGLE
  CALL DELAY
SwitchLoad:
  MOVLW 0x9F
  MOVFF ADRESH, RESULT
  CPFSLT RESULT
  BRA SwitchOn
  BSF PORTA, 1
  GOTO MainLoop
SwitchOn:
  BCF PORTA, 1
  GOTO MainLoop
TOGGLE:
  BTG PORTB, 0
  BTG PORTB, 1
  RETURN
DELAY:
  DECFSZ COUNTER
  BRA DELAY
  MOVLW D'255'
                    ;resets counter to 255
  MOVWF COUNTER
  RETURN
LookUp:
  MULLW 2
  MOVF PRODL, 0
                      ;Move low byte of product of mult to wreg
  ADDWF PCL, 1
                      ;Add low byte of program counter to wreg
  RETLW B'001111111'
  RETLW B'00000110'
                      ;1
  RETLW B'01011011'
                      ;2
                      ;3
  RETLW B'01001111'
  RETLW B'01100110'
                      ;4
  RETLW B'01101101'
                      ;5
  RETLW B'01111101'
                      ;6
                      ;7
  RETLW B'00000111'
  RETLW B'011111111'
                      ;8
  RETLW B'01100111'
                      ;9
  RETLW B'01110111'
                      ;A
  RETLW B'01111100'
                      ;В
                      ;C
  RETLW B'00111001'
  RETLW B'01011110'
                      ;D
  RETLW B'01111001'
                      ;E
  RETLW B'01110001'
                      ;F
end
```

## **Circuit Diagram:**



## **Actual Implementation:**



Figure 1- Potentiometer is set to lowest analog input, fan motor is off.



Figure 2- ADRESH is larger than threshold value of 9F, fan motor is on.



Figure 3- The analog input is lowered below the threshold. Fan motor turns off and fan slows to a stop.