

# **VC Formal Lab Symbolic Variable**

# **Learning Objectives**

In this VC Formal lab, you will use a FIFO example to learn to do the following:

- Use symbolic variable
- Find a solution to converge the properties



Familiarity with the SystemVerilog Assertion (SVA) language and knowledge of basic formal verification concepts are required for this lab.



## **Files Location**

All files for this VC Formal lab are in directory: \$VC\_STATIC\_HOME/doc/vcst/examples/FPV/Abstraction/Symbolic\_Variable

| Directory Structure                   |                                                  |
|---------------------------------------|--------------------------------------------------|
| FPV/Abstraction/Symbolic_Variable     | Lab main directory                               |
| README_VCFormal_Symbolic_Variable.pdf | Lab instructions                                 |
| design/                               | Verilog RTL code of the Device Under Test        |
|                                       | (DUT)                                            |
| sva/                                  | SVA properties to check functionality of the DUT |
| run/                                  | Run directory                                    |
| solution/                             | Solution directory                               |

# **Resources**

The following resources are available for in-depth guidance regarding VC Formal usage, commands, and variables.

VC Formal User Guide:

\$VC\_STATIC\_HOME/doc/vcst/VC\_Formal\_Docs/VC\_Formal\_UG.pdf

VC Formal Apps Quick References Guides:

\$VC\_STATIC\_HOME/doc/vcst/VC\_Formal\_Docs/Quick\_Reference\_Guides/

VC Formal Apps Tcl Templates:

\$VC\_STATIC\_HOME/doc/vcst/VC\_Formal\_Docs/Quick\_Reference\_Guides/vcf\_tcl\_templates/



# **Prepare your Environment**

1. Set environment variable pointing to your VC Formal installation directory:

```
%setenv VC_STATIC_HOME /tools/synopsys/vcstatic
```

- 2. Add path \$VC\_STATIC\_HOME/bin to the PATH environment variable.
- 3. Change your working directory to FPV/Abstraction/Symbolic\_Variable/run:

```
%cd FPV/Abstraction/Symbolic Variable/run
```

Now you are ready to begin the lab.

# Create a run.tcl Setup File

VC Formal has a Tcl-based command interface. It is common to start with a Tcl file to set up and compile a design. In this step, you will create a VC Formal Tcl file for the DUT, a FIFO, used in this lab.

4. Open file run.tcl (any arbitrary name is ok to use) using any text editor:

```
%vi run.tcl
```

5. Add command to enable FPV App mode (default when starting VC Formal):

```
set fml appmode FPV
```

6. Specify Formal TB top level module name as Tcl variable:

```
set design fifo
```

7. Add command to compile DUT and SVA properties:

The DUT files and filelist are located under directory FPV/Abstraction/Symbolic\_Variable/design. The assertion and bind files are located under directory FPV/Abstraction/Symbolic\_Variable/sva.

```
read_file -top $design -format sverilog -sva \
    -vcs {-f ./filelist.flist}
```

8. Save run.tcl file and exit editor.



# **FIFO Design Implementation**

- Design writes and read data in First In First Out Order.
- "full" flag raised when design has no free space.
- "empty" flag raised when the design has no data inside.
- Data written when "push req" is asserted and "full" flag is low. "push ack" gets asserted,
- Data read when "pop req" is asserted and "empty" flag is low. "pop ack" gets asserted.





# FIFO Test Plan

Create assertions to test:

- Design should write data and read data in a First In First Out order
- When the design has no more free space the full flag should be raised
- When the design has no data inside the empty flag should be raised
- When the full flag is high, push\_ack must be low
- When the empty flag is high, pop\_ack must be low
- When push\_req is high and push\_ack is low, push\_req must be kept high and data\_in stable
- When pop\_req is high and pop\_ack low, pop\_req must be kept high

#### Add design constraints:

- Push request and data\_inheld till push ack received
- Pop request held till pop ack received



# **Lab Solution with Symbolic Variable**

- In formal testbench we are going to take advantage of this to track a single item, representing all possible items, of data through the design.
- Declare a symbolic item of watched data that we will track through the design.
- Declare registers which will flag the events that we are interested in:
  - Symb data entering DUT
  - Symb data exiting DUT
- Use a counter to track the symbolic data through the design:
  - o If symb data in flag is not set:
    - Push = increment
    - Pop = decrement
- When the symb data inside flag has been set freeze the increment condition. The counter now holds the number of elements ahead of the symb data. Continue to decrement the counter on every pop, and when it has been reduced to 1, on the next pop the symbolic data should appear on the output port.

# Symbolic Data Tracker Flowchart





# **Symbolic Data Tracker Example**

## push\_hsk



#### Scoreboard:

symb\_data\_in = 0 symb\_data\_out = 0 data\_ahead\_counter = 0

## push\_hsk



#### Scoreboard:

symb\_data\_in = 0 symb\_data\_out = 0 data\_ahead\_counter = 1



# pop\_hsk



#### Scoreboard:

symb\_data\_in = 0 symb\_data\_out = 0 data\_ahead\_counter = 2

## push\_hsk



#### Scoreboard:

symb\_data\_in = 0 symb\_data\_out = 0 data\_ahead\_counter = 1



# push\_hsk



## push\_hsk



## Scoreboard:

symb\_data\_in = 1
symb\_data\_out = 0
data\_ahead\_counter = 3





#### Scoreboard:

symb\_data\_in = 1
symb\_data\_out = 0
data\_ahead\_counter = 3
←

Another push has happened, but because of symb\_data\_in being set, the increment has been frozen

## pop\_hsk



#### Scoreboard:

symb\_data\_in = 1 symb\_data\_out = 0 data\_ahead\_counter = 2

#### pop\_hsk



#### Scoreboard:

symb\_data\_in = 1 symb\_data\_out = 0 data\_ahead\_counter = 1 In this clock cycle we have seen the symb data in and the counter has reduced to 1. On the next pop the data on the output port should match the symb\_data





# Scoreboard:

```
symb_data_in = 1
symb_data_out = 0
data_ahead_counter = 0
```



• Code constraints on push\_req and pop\_req to meet the requirements:

• Code assertions to check design behavior:

```
as_full_flag_correct: assert property
    (`clk_rst (fullness_counter== DEPTH) |-> full);

as_empty_flag_correct: assert property
    (`clk_rst (fullness_counter== 0) |-> empty);

as_no_push_ack_on_full: assert property
    (`clk_rst full |-> !push_ack);

as_no_pop_ack_on_empty: assert property
    (`clk_rst empty |-> !pop_ack);
```

• Code constraint to make the symbolic data stable:

```
am_data_symb_stable: assume property
   (`clk_rst $stable(symb_data));
```

• Code data integrity check: