

# VC Formal Lab Data Path Validation (DPV) App Setup and Standard Usage

# **Learning Objectives**

In this lab, you will use the DPV to verify RTL which implements floating-point fused multiply-add (in 16, 32 or 64 bit formats). In order to explain this process in some detail, we have provided a sample RTL design which implements the multiply-add operation and an actual DPV command script which was used to verify this design. To verify your RTL, you require the following things:

- Prepare your Formal environment
- Create tcl command script for DPV setup
- Start VC Formal GUI in DPV-mode
- Review Design information and Setup
- Review Setup and Generate proofs
- Run DPV formal proofs and Review Results
- Debug Failures
- Correct Errors
- Restart the Run and Verify the fix

Familiarity of basic formal verification concept is required for this lab.



Lab Duration: 30 minutes



### **Files Location**

All files for this VC Formal lab are in directory: \$VC\_STATIC\_HOME/doc/vcst/examples/DPV/DPV/

| Directory Structure     |                                                                                                                         |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------|
| DPV                     | Lab main directory                                                                                                      |
| README_VCFormal_DPV.pdf | Lab instructions                                                                                                        |
| c/                      | A behavioral implementation of floating point fused multiply-add in C/C++.                                              |
| softfloat-3e/           | Publicly available reference design in the Berkeley SoftFloat library: http://www.jhauser.us/arithmetic/SoftFloa t.html |
| rtl/                    | Synthesizable RTL code of the floating- point fused multiply-add (in 16, 32- or 64- bit formats)                        |
| run/                    | Run directory                                                                                                           |
| tcl/                    | Solution of command scripts in 16, 32- or                                                                               |
|                         | 64-bit formats                                                                                                          |
| DPV_FMA_tutorial.pdf    | Details how to use DPV to verify RTL which                                                                              |
|                         | implements floating-point fused multiply-add (in 16,                                                                    |
|                         | 32- or 64-bit formats)                                                                                                  |
| Design.pdf              | Describes the design of the floating-point multiply-                                                                    |
|                         | add RTL and C model.                                                                                                    |

#### **Resources**

The following resources are available for in-depth guidance regarding VC Formal usage, commands, and variables.

VC Formal and DPV User Guide:

\$VC\_STATIC\_HOME/doc/vcst/VC\_Formal\_Docs/VC\_Formal\_UG.pdf

\$VC\_STATIC\_HOME/doc/vcst/VC\_Formal\_Docs/ VC\_Formal\_DPV\_UG.pdf

VC Formal Apps Quick References:

\$VC\_STATIC\_HOME/doc/vcst/VC\_Formal\_Docs/Quick\_Reference/

VC Formal Apps Tcl Templates:

\$VC\_STATIC\_HOME/doc/vcst/VC\_Formal\_Docs/Quick\_Reference/vcf\_tcl\_templates/

1. Ensure VC Formal and Verdi is set up in your terminal, and with required licenses.

VC Formal uses the pivotal environment variable: VC\_STATIC\_HOME. This variable must be set to point to the installation directory as shown in the following code snippet. In the installation directory, you can find the bin, lib, doc and other directories.

```
% setenv VC STATIC HOME /tools/synopsys/vcst
```

You can add \$VC\_STATIC\_HOME/bin to your \$PATH. To start the VC Formal tool, execute the following command:

```
% $VC STATIC HOME/bin/vcf
```

This command starts a VC Formal shell session and you see the following prompt:

%vcf>

The %vcf shell calls the vc\_static\_shell shell internally. The %vcf shell supports all the options that the vc\_static\_shell supports. The %vcf shell automatically runs in the 64-bit mode, unless you explicitly specify the -mode32 option.

2. Change your working directory to run.

```
% cd run
```

Now you are ready to begin the lab.

## **Create tcl command script for DPV setup**

VC Formal has a tcl based command interface. The most common way is to start with a tcl file to setup and compile the design. At this step, user will create a command script mul\*.tcl.

Where \* can be add16, add32, add64 used for multiply-add unit and \* can be 16, 32, 64 floating point multiplication unit verification.

The design files and filelist are located under rtl/directory.

1. Open a new file command\_script\_muladd16.tcl (consider fused FP 16bit) using an editor. For example,

```
% vi command script muladd16.tcl
```

2. Set app mode to DPV.

```
set_fml_appmode DPV
```

3. To enable the C++11 front-end, the following command must be placed in the DPV setup file.

```
set _hector_comp_use_new_flow true
```

4. Compiling RTL design. Please refer to section 4.5 in the DPV User Guide

```
proc compile_impl {} {
    create_design -name impl -top muladd \
    -clock clock -reset resetN -negReset

    set_cutpoint muladd.mpier_mantissa_0a
    set_cutpoint muladd.mpcand_mantissa_0a

vcs -sverilog -pvalue+SIZE=16 -f ../rtl/files_muladda
    compile_design impl
}
```

5. Compiling a C/C++ Design. Please refer to section 4.2 in the DPV User Guide.

```
set _hector_softfloat_version custom
proc compile spec {} {
    create design -name spec -top hector wrapper
    cppan -I../softfloat-3e/source/include \
        -I../softfloat-3e/source/8086 \
   -I../softfloat-3e/build/HECTOR \
        ../c/madd16.cc \
        ../softfloat-3e/source/f16 mulAdd.c \
        ../softfloat-3e/source/f32 mulAdd.c \
        ../softfloat-3e/source/f64 mulAdd.c \
        ../softfloat-3e/source/s mulAddF16.c \
        ../softfloat-3e/source/s mulAddF32.c \
        ../softfloat-3e/source/s normSubnormalF16Sig.c
        ../softfloat-3e/source/s normSubnormalF32Sig.c
        ../softfloat-3e/source/s normSubnormalF64Sig.c
        ../softfloat-3e/source/s shortShiftRightJam64.c
        ../softfloat-3e/source/s countLeadingZeros32.c
        ../softfloat-3e/source/s_roundPackToF16.c \
        ../softfloat-3e/source/s roundPackToF32.c \
        ../softfloat-3e/source/s roundPackToF64.c \
        ../softfloat-3e/source/s_shiftRightJam32.c \
        ../softfloat-3e/source/s shiftRightJam64.c \
        ../softfloat-3e/source/ARM-
VFPv2/s propagateNaNF16UI.c \
        ../softfloat-3e/source/ARM-
VFPv2/s propagateNaNF32UI.c \
        ../softfloat-3e/source/ARM-
VFPv2/s propagateNaNF64UI.c \
```

6. Define lemmas/assumes in a tcl proc. Please refer to section 5.2 in the DPV User Guide.

```
proc ual {} {
    assume impl.go(1) == 1
    map by name -inputs -specphase 1 -implphase
    assume spec.rounding mode(1) < 4
    assume impl.product mantissa 0(3) ==
impl.mpier mantissa 0a(3) * impl.mpcand_mantissa_0a(3)
    set resource limit 36000
    set hector multiple solve scripts true
    set hector multiple solve scripts list [list
orch multipliers]
    lemma rslt = spec.result(1) == impl.result(7)
    lemma ex = spec.exceptions(1) == impl.exceptions(7)
    lemma rslt fail = spec.result(1) == impl.result(9)
proc hdps ual {} {
    cutpoint mpier = impl.mpier mantissa 0a(1)
    cutpoint mpcand = impl.mpcand mantissa 0a(1)
```

```
lemma check_mul = impl.product_mantissa_0(1) ==
mpier * mpcand
}
```

7. Define casesplit strategies. Please refer section 8.3.

```
proc case split 16 {} {
        caseSplitStrategy basic
        caseBegin A inf NaN 16
         caseAssume (spec.multiplier(1)[14:10] == 5'h1f)
        caseBegin B inf NaN 16
        caseAssume (spec.multiplicand(1)[14:10] == 5'h1f)
        caseBegin C inf NaN 16
        caseAssume (spec.addend(1)[14:10] == 5'h1f)
        caseBegin norm norm norm 16
        caseAssume (spec.multiplier(1)[14:10] != 5'h00)
        caseAssume (spec.multiplier(1)[14:10] != 5'h1f)
        caseAssume (spec.multiplicand(1)[14:10] != 5'h00)
        caseAssume (spec.multiplicand(1)[14:10] != 5'h1f)
        caseAssume (spec.addend(1)[14:10] != 5'h00)
        caseAssume (spec.addend(1)[14:10] != 5'h1f)
        caseBegin A dnorm 16
        caseAssume (spec.multiplier(1)[14:10] == 5'h00)
        caseAssume (spec.multiplicand(1)[14:10] != 5'h00)
        caseAssume (spec.multiplicand(1)[14:10] != 5'h1f)
        caseAssume (spec.addend(1)[14:10] != 5'h00)
        caseAssume (spec.addend(1)[14:10] != 5'h1f)
        caseBegin B dnorm 16
        caseAssume (spec.multiplicand(1)[14:10] == 5'h00)
        caseAssume (spec.multiplier(1)[14:10] != 5'h00)
        caseAssume (spec.multiplier(1)[14:10] != 5'h1f)
        caseAssume (spec.addend(1)[14:10] != 5'h00)
        caseAssume (spec.addend(1)[14:10] != 5'h1f)
        caseBegin C dnorm 16
        caseAssume (spec.addend(1)[14:10] == 5'h00)
        caseAssume (spec.multiplier(1)[14:10] != 5'h00)
         caseAssume (spec.multiplier(1)[14:10] != 5'h1f)
        caseAssume (spec.multiplicand(1)[14:10] != 5'h00)
         caseAssume (spec.multiplicand(1)[14:10] != 5'h1f)
```

```
caseBegin AB dnorm 16
       caseAssume (spec.multiplier(1)[14:10] == 5'h00)
       caseAssume (spec.multiplicand(1)[14:10] == 5'h00)
        caseAssume (spec.addend(1)[14:10] != 5'h00)
       caseAssume (spec.addend(1)[14:10] != 5'h1f)
       caseBegin BC dnorm 16
       caseAssume (spec.multiplicand(1)[14:10] == 5'h00)
       caseAssume (spec.addend(1)[14:10] == 5'h00)
       caseAssume (spec.multiplier(1)[14:10] != 5'h00)
        caseAssume (spec.multiplier(1)[14:10] != 5'h1f)
       caseBegin AC dnorm 16
       caseAssume (spec.multiplier(1)[14:10] == 5'h00)
       caseAssume (spec.addend(1)[14:10] == 5'h00)
       caseAssume (spec.multiplicand(1)[14:10] != 5'h00)
       caseAssume (spec.multiplicand(1)[14:10] != 5'h1f)
       caseBegin ABC dnorm 16
       caseAssume (spec.multiplier(1)[14:10] == 5'h00)
       caseAssume (spec.multiplicand(1)[14:10] == 5'h00)
       caseAssume (spec.addend(1)[14:10] == 5'h00)
}
```

#### **Start VC Formal GUI in DPV-mode**

8. Start VC Formal GUI:

```
%vcf -verdi -f command_script_muladd16.tcl &
```

Initial configuration is shown with **Task List** on the top left, VCF Goal List table on the top right, and the VCF. Shell at the bottom. Source files and proofs/lemmas are populated after compose, gen\_proof/solveNB commands respectively.



## **Review Design Information and Setup**

9. Review design information and setup:

on top menu bar ensuring you are in DPV mode, Task List on the left (you should see proofs p, hdps),

verification Targets on right side (you should see lemmas, assumptions) and VCF Shell at the bottom (you should see message "Finished) to ensure that setup and file parsing, elaboration, compose is successful.

## **Review Setup and Generate proofs**

10. Since we missed calling defined procs and proof generation it results in empty task and goal list. Click on the Edit Tcl Project File icon on the upper left. Click on Edit to activate editing. Please add below statements in the tcl command script.

```
proc make {} {
    compile spec
    compile impl
    compose
}
#set host file "host.qsub" //Please refer to 6.6
DPV Multi Processor Env in the DPV User Guide
proc run hdps {} {
set user assumes lemmas procedure "hdps ual"
set custom solve script "orch custom bit operations"
set hector rew use dps engine true
set hector rew dps solve script
hector_orch_custom dps2
set resource limit 200
set hector rew dps resource limit 1200
    run all hdps options -encoding [list radix4booth]
hdps -modes 0 -rrtypes false -abstypes no abstraction
}
proc run main {} {
    set user_assumes lemmas procedure "ual"
    set hector case splitting procedure "case split 16"
    solveNB p
}
                                   e <u>E</u>dit j
```

- 11. Save the edited command\_script\_muladd16.tcl file: Click 🛅 🔚 📗
- 12. Restart VCST: click on lot or restart.

#### **Run DPV Formal Proofs and Review Results**

13. Now that you have a proper DPV setup, Execute below commands step by step:

```
% make
% run_hdps
% run_main
```

Observe: **Task List** now shows 2 proofs "hdps" and "p". Proof "p" has subproofs due to case split. scroll down on **Verification Targets** and it displays 20 lemmas in "hdps" in proven state and if you double click proof "p" become active and you can check lemmas and its status on the **Verification Targets** tab.



# **Debug Failures**

14. To Debug failure in GUI: Right click on ★ (falsified lemma) and select "View Trace". It will bring-up trace-failure with related signals in waveform. Try now!





The lemma "rst\_fail" is failed due to incorrect latency information, as the RTL latency is 3 clock cycles, but lemma checks for RTL output after 4 clock cycles (clock phase=9 corresponds to cycle 5). Latency information in lemma "rst\_fail" (impl.result(9) is changed to impl.result(7)) should be fixed to resolve the failure.

15. Alternatively, C/C++ code can be debugged using ddd interface,

```
% simcex -gdb <failed lemma name>
```

Please refer section 7 for debugging Failed Lemmas.

# **Restart the Run and Verify Fix**

- 16. After fixing lemma rslt\_fail in tcl file (replace impl.result(9) with impl.result(7)), Restart VCST: click on to restart.
- 17. Observe in **Verification Targets** there are no falsified properties, and all are proven.