

## **Datasheet**

Single-channel 5.7 kV (rms) isolated gate driver IC with I2C configurability for DESAT, Soft-off, UVLO, Miller clamp and optional two-level turn-off

## **Features**

- 650 V, 1200 V, 1700 V, 2300 V IGBTs, SiC, and Si MOSFETs
- 40 V absolute maximum output supply voltage
- ±3 A, ±6 A, and ±9 A typical sinking and sourcing peak output current
- Separate source and sink outputs for hard switching or optional two-level turn-off and with active Miller clamp
- I2C bus for parameter configuration and status register readout
- Precise, adjustable, and temperature compensated V<sub>CEsat</sub> detection (DESAT) with fault output
- Adjustable IGBT soft turn-off after desaturation detection
- Operation at high ambient temperature up to 125 °C with over-temperature shut down at 160 °C (±10 °C)
- Tight IC-to-IC propagation delay matching  $(t_{PDD.max} = 30 \text{ ns})$
- Undervoltage lockout protection with hysteresis for input and output side with active shut-down
- Configurable feedback or fault-off behavior for comparator result of integrated ADC
- High common-mode transient immunity CMTI = 200 kV/μs
- Small space-saving DSO-16 fine-pitch package with large creepage distance (>8 mm)
- Safety certification
  - UL 1577 recognized (File E311313) with  $V_{ISO,test}$  = 6840 V (rms) for 1 s,  $V_{ISO}$  = 5700 V (rms) for 60 s
  - VDE 0884-11 approval (Certificate no. 40053980) with V<sub>IORM</sub> = 1767 V (peak, reinforced)
- Additional reference manual available for detailed functional description

## **Potential applications**

- Industrial motor drives compact, standard, premium, servo drives
- Solar inverters
- UPS systems
- Welding
- Commercial and agricultural vehicles (CAV)
- Commercial air-conditioning (CAC)
- High-voltage isolated DC-DC converters
- Isolated switch mode power supplies (SMPS)



PG-DSO-16

## **Product validation**

Qualified for industrial applications according to the relevant tests of JEDEC47/20/22.

**Device information** 



## **Device information**

| Product type | Output current | Isolation class | Marking  | OPN               |
|--------------|----------------|-----------------|----------|-------------------|
| 1ED3830MC12M | 3 A (typ)      | reinforced      | 3830MC12 | 1ED3830MC12MXUMA1 |
| 1ED3860MC12M | 6 A (typ)      | reinforced      | 3860MC12 | 1ED3860MC12MXUMA1 |
| 1ED3890MC12M | 9 A (typ)      | reinforced      | 3890MC12 | 1ED3890MC12MXUMA1 |
| 1ED3830MU12M | 3 A (typ)      | UL 1577         | 3830MU12 | 1ED3830MU12MXUMA1 |
| 1ED3860MU12M | 6 A (typ)      | UL 1577         | 3860MU12 | 1ED3860MU12MXUMA1 |
| 1ED3890MU12M | 9 A (typ)      | UL 1577         | 3890MU12 | 1ED3890MU12MXUMA1 |

## **Description**

The 1ED38x0Mc12M family (X3 Digital) consists of galvanically isolated single channel gate driver ICs in a small PG-DSO-16 package with a large creepage and clearance of 8 mm. The gate driver ICs provide a typical peak output current of 3 A, 6 A, and 9 A.

Adjustable control and protection functions are included to simplify the design of highly reliable systems. All parameter adjustments are done from the input side via the I2C interface (pin SDA and SCL).

All logic I/O pins are supply voltage dependent 3.3 V or 5 V CMOS compatible and can be directly connected to a microcontroller.

The data transfer across the galvanic isolation is realized by the integrated coreless transformer technology.



Figure 1 Typical application

## Datasheet





## **Table of contents**

|         | Table of contents                    |
|---------|--------------------------------------|
| 1       | <b>Block diagram</b>                 |
| 2       | Related products                     |
| 3       | Pin configuration and functionality  |
| 3.1     | Pin configuration                    |
| 3.2     | Pin functionality                    |
| 3.3     | Configurable parameters via I2C      |
| 4       | Functional description               |
| 4.1     | Start-up and fault clearing          |
| 4.2     | Supply                               |
| 4.3     | Input side logic                     |
| 4.4     | I2C bus                              |
| 4.5     | Operating states                     |
| 4.6     | Measurement                          |
| 4.7     | Monitoring                           |
| 4.8     | Desaturation protection              |
| 4.8.1   | DESAT behavior                       |
| 4.9     | Gate driver output                   |
| 4.9.1   | Turn-on behavior                     |
| 4.9.2   | Turn-off and fault turn-off behavior |
| 4.9.2.1 | Hard switching turn-off              |
| 4.9.2.2 | Two-level turn-off                   |
| 4.9.2.3 | Soft turn-off                        |
| 4.9.3   | Active shut-down                     |
| 4.9.4   | Active Miller clamp                  |
| 4.10    | Short circuit clamping               |
| 5       | Electrical parameters                |
| 5.1     | Absolute maximum ratings             |
| 5.2     | Thermal parameters                   |
| 5.3     | Operating parameters                 |
| 5.4     | Electrical characteristics           |
| 5.4.1   | Voltage supply                       |
| 5.4.2   | Logic input and output               |
| 5.4.3   | Gate driver                          |
| 5.4.4   | Active Miller clamp32                |
| 5.4.5   | Dynamic characteristics              |
| 5.4.6   | Desaturation protection              |
| 5.4.7   | Two-level turn-off                   |

3

# **EiceDRIVER**<sup>™</sup> **1ED38x0Mc12M Enhanced Datasheet**



## **Table of contents**

| 5.4.8  | Soft-off current source                                                             | 40 |
|--------|-------------------------------------------------------------------------------------|----|
| 5.4.9  | Over-temperature protection                                                         | 41 |
| 5.4.10 | ADC measurement                                                                     | 42 |
| 6      | Insulation characteristics                                                          | 43 |
| 6.1    | Certified according to VDE 0884-11 reinforced insulation (Certificate no. 40053980) | 43 |
| 6.2    | Recognized under UL 1577 (File E311313)                                             | 44 |
| 7      | Package information                                                                 | 45 |
|        | Revision history                                                                    | 45 |
|        | Disclaimer                                                                          | 46 |

1 Block diagram



## 1 Block diagram



Figure 2 Block diagram

## **Datasheet**





### **Related products** 2

Note:

Please consider the gate driver IC power dissipation and insulation requirements for the selected power switch and operating condition.

| Product group            | Product name      | Description                                                                           |  |  |  |  |
|--------------------------|-------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| TRENCHSTOP™              | IKQ75N120CS6      | High Speed 1200 V, 75 A IGBT with anti-parallel diode in TO247-3                      |  |  |  |  |
| IGBT Discrete            | IKW15N120BH6      | High Speed 1200 V, 15 A IGBT with anti-parallel diode in TO247                        |  |  |  |  |
|                          | IHW40N120R5       | Reverse conducting 1200 V, 40 A IH IGBT with integrated diode in TO247                |  |  |  |  |
| CoolSiC <sup>™</sup> SiC | IMBF170R650M1     | 1700 V, 650 mΩ SiC MOSFET in TO263-7 package                                          |  |  |  |  |
| MOSFET Discrete          | IMBG120R045M1H    | 1200 V, 45 mΩ SiC MOSFET in TO263-7 package                                           |  |  |  |  |
|                          | IMZ120R350M1H     | 1200 V, 350 mΩ SiC MOSFET in TO247-4 package                                          |  |  |  |  |
| CoolSiC <sup>™</sup> SiC | FS45MR12W1M1_B11  | EasyPACK <sup>™</sup> 1B 1200 V / 45 mΩ sixpack module                                |  |  |  |  |
| MOSFET Module            | FF23MR12W1M1_B11  | EasyDUAL <sup>™</sup> 1B 1200 V, 23 mΩ half-bridge module                             |  |  |  |  |
|                          | FF6MR12W2M1_B11   | EasyDUAL <sup>™</sup> 2B 1200 V, 6 mΩ half-bridge module                              |  |  |  |  |
|                          | F3L11MR12W2M1_B74 | EasyPACK <sup>™</sup> 2B 1200 V, 11 mΩ 3-Level module in Advanced NPC (ANPC) topology |  |  |  |  |
|                          | F4-23MR12W1M1_B11 | EasyPACK <sup>™</sup> 1B 1200 V, 23 mΩ fourpack module                                |  |  |  |  |
| TRENCHSTOP™              | F4-100R17N3E4     | EconoPACK <sup>™</sup> 3 1700 V, 100 A fourpack IGBT module                           |  |  |  |  |
| IGBT Modules             | F4-200R17N3E4     | EconoPACK <sup>™</sup> 3 1700 V, 200 A fourpack IGBT module                           |  |  |  |  |
|                          | FS150R17N3E4      | EconoPACK <sup>™</sup> 3 1700 V, 150 A sixpack IGBT module                            |  |  |  |  |
|                          | FF650R17IE4       | PrimePACK <sup>™</sup> 3 1700 V, 650 A half-bridge dual IGBT module                   |  |  |  |  |
|                          | FF1000R17IE4      | PrimePACK <sup>™</sup> 3 1700 V, 1000 A half-bridge dual IGBT module                  |  |  |  |  |
|                          | FF1200R17IP5      | PrimePACK <sup>™</sup> 3+ 1700 V, 1200 A dual IGBT module                             |  |  |  |  |
|                          | FF1500R17IP5      | PrimePACK <sup>™</sup> 3+ 1700 V, 1500 A dual IGBT module                             |  |  |  |  |
|                          | FF1500R17IP5R     | PrimePACK <sup>™</sup> 3 1700 V, 1500 A dual IGBT module                              |  |  |  |  |
|                          | FF1800R17IP5      | PrimePACK <sup>™</sup> 3+ 1700 V, 1800 A dual IGBT module                             |  |  |  |  |
|                          | FP10R12W1T7_B11   | EasyPIM <sup>™</sup> 1B 1200 V, 10 A three phase input rectifier PIM IGBT module      |  |  |  |  |
|                          | FS100R12W2T7_B11  | EasyPACK <sup>™</sup> 2B 1200 V, 100 A sixpack IGBT module                            |  |  |  |  |
|                          | FP150R12KT4_B11   | EconoPIM <sup>™</sup> 3 1200V three-phase PIM IGBT module                             |  |  |  |  |
|                          | FS200R12KT4R_B11  | EconoPACK <sup>™</sup> 3 1200 V, 200 A sixpack IGBT module                            |  |  |  |  |







### Pin configuration and functionality 3

The pin assignment at the gate driver IC generally differentiates between the input side and the output side.

#### Table 1 General pin assignment

| Pins Designation |                                                          |  |
|------------------|----------------------------------------------------------|--|
| 1 to 8           | input side, input logic signal side, or low voltage side |  |
| 9 to 16          | output side, driver power side, or high voltage side     |  |

For simplicity reasons the driver is described as an IGBT driver. For use with MOSFETs and other power switches simply replace any mentioning of collector and emitter with their corresponding pin names.

#### **Pin configuration** 3.1

#### Pin configuration table abbreviations Table 2

| Abbreviation | Description                                               |  |  |  |  |  |
|--------------|-----------------------------------------------------------|--|--|--|--|--|
| Pin type     |                                                           |  |  |  |  |  |
| PWR          | Power supply and gate current output pins                 |  |  |  |  |  |
| I/O          | Digital input and output pin                              |  |  |  |  |  |
| I            | Digital input pin                                         |  |  |  |  |  |
| GND          | Ground reference pin                                      |  |  |  |  |  |
| AI           | Analog input pin                                          |  |  |  |  |  |
| Buffer type  |                                                           |  |  |  |  |  |
| OD           | Open drain output                                         |  |  |  |  |  |
| CMOS         | CMOS compatible input threshold levels                    |  |  |  |  |  |
| PP           | Push/pull output buffer                                   |  |  |  |  |  |
| analog       | Analog input buffer                                       |  |  |  |  |  |
| special      | Special output/input function, see individual description |  |  |  |  |  |
| Pull device  |                                                           |  |  |  |  |  |
| PD           | Pull-down resistor                                        |  |  |  |  |  |
| cs           | Current source                                            |  |  |  |  |  |

#### Table 3 Pin configuration

| Pin<br>no. | Pin name | Pin type | Buffer type | Pull<br>device | Function                                                                                |  |
|------------|----------|----------|-------------|----------------|-----------------------------------------------------------------------------------------|--|
| 1          | GND1     | GND      | _           | _              | Ground input side                                                                       |  |
| 2          | VCC1     | PWR      | _           | _              | Positive power supply input side                                                        |  |
| 3          | SCL      | I        | CMOS        | _              | Clock input of serial I2C bus                                                           |  |
| 4          | SDA      | I/O      | OD, CMOS    | _              | Data I/O of serial I2C bus                                                              |  |
| 5          | RDYC     | I/O      | OD, CMOS    | -              | Combined ready output, high active and fault clear input and soft-off input, low active |  |
| 6          | FLT_N    | I/O      | OD, CMOS    | _              | Fault output, low active and soft-off input, low active                                 |  |

### **Datasheet**



### 3 Pin configuration and functionality

Table 3 (continued) Pin configuration

| Pin<br>no. | Pin name | Pin type   | Buffer type       | Pull<br>device | Function                                                                                       |  |
|------------|----------|------------|-------------------|----------------|------------------------------------------------------------------------------------------------|--|
| 7          | IN       | I          | CMOS              | PD, 40 kΩ      | Non inverted driver input                                                                      |  |
| 8          | GND1     | GND        | _                 | _              | Ground input side                                                                              |  |
| 9          | VEE2     | GND        | _                 | _              | Negative power supply output side                                                              |  |
| 10         | CLAMP    | PWR,<br>Al | OD, PP,<br>analog | -              | Active Miller clamping with open drain to VEE2, clamp driver for external MOSFET, or ADC input |  |
| 11         | OFF      | PWR, AI    | OD                | _              | Driver sink output                                                                             |  |
| 12         | ON       | PWR, AI    | OD                | -              | Driver source output                                                                           |  |
| 13         | DESAT    | AI         | special           | CS, 500 μA     | Enhanced desaturation protection                                                               |  |
| 14         | VCC2     | PWR        | _                 | _              | Positive power supply output side                                                              |  |
| 15         | GND2     | Al         | _                 | _              | Signal ground output side                                                                      |  |
| 16         | VEE2     | GND        | _                 | _              | Negative power supply output side                                                              |  |

| _         | 0,,,,, | 1/550 |    |
|-----------|--------|-------|----|
| <u>_1</u> | GND1   | VEE2  | 16 |
| [2        | VCC1   | GND2  | 15 |
| 3         | SCL    | VCC2  | 14 |
| 4         | SDA    | DESAT | 13 |
| 5         | RDYC   | ON    | 12 |
| [6        | FLT_N  | OFF   | 11 |
| 7         | ] IN   | CLAMP | 10 |
| 3         | GND1   | VEE2  | 9  |

Figure 3 PG-DSO-16 (top view)

## 3.2 Pin functionality

## **GND1**

Reference ground of the input side. Connect direct to input signal ground.

## VCC1

Positive power supply terminal of the input side, connect to 5 V or 3.3 V for proper operation. Place a decoupling capacitor close to this pin and *GND1*.

### SCL and SDA serial bus connection

Serial data I/O and clock input pin of the I2C bus. Connect to a microcontroller with 5 V or 3.3 V I/O and add a pull-up resistor to positive supply voltage VCC1. Signals SCL and SDA are referenced to GND1.

## RDYC ready status output, fault-off input and fault-clear input

Open-drain output reports the correct operation of the device, ready output is high active. Fault-clear input and fault-off input clears a gate driver fault or switch the gate driver output to off with fault-off function, input is low active. Connect to a microcontroller with 5 V or 3.3 V I/O with an external pull-up resistor to VCC1. A typical value for this resistor is  $2.2 \, \mathrm{k}\Omega$ . The RDCY signal is referenced to GND1.

### **Datasheet**

## 3 Pin configuration and functionality



## FLT\_N fault output and fault-off input

Open-drain output reports the failures related to operating of the inverter system to the microcontroller, fault output is active low. Fault-off input switch the gate driver output to off with fault-off function, input is low active. Connect to a microcontroller with 5 V or 3.3 V I/O with an external pull-up resistor to VCC1. A typical value for this resistor is  $2.2 \text{ k}\Omega$ . The  $FLT_N$  signal is referenced to GND1.

## IN non inverting gate driver input

*IN* input controls the output of the gate driver IC, the IGBT is turned on if *IN* is set to high. Connect to a PWM output of the microcontroller with 5 V or 3.3 V IO. An internal pull-down resistor ensures IGBT off-state if not connected.

### VEE2

Negative power supply terminal of the output side. Connect to a voltage of 0 V to -25 V referenced to *GND2* for proper operation. Place a decoupling capacitor close to the following pins:

- VCC2 and VEE2
- GND2 and VEE2

If no negative supply voltage is used, all VEE2 pins have to be connected to GND2.

### CLAMP Miller clamp output, Miller clamp pre-driver output, ADC input

The function and operating mode of this pin is depending on the register configuration.

High-current clamp output to hold the gate voltage low during collector-emitter-voltage rise. Connect directly to the gate of the IGBT.

Clamp pre-driver output for the use of an external clamp switch. Connect directly to the gate of a n-channel MOSFET.

Sensing input for 8-bit ADC. Connect the external signal source between CLAMP and VEE2.

### **OFF** driver output

High-current driver sink output to discharge the gate of the external IGBT and the optional two-level turn-off control output. The gate driver IC also sinks the Soft-off current at this pin. The pin is used as sense input for the gate high-level indicator **PINSTAT**. OFF\_PIN and TLTOff comparator **PINSTAT**. TLTO\_LVL. Connect to the gate of the IGBT via a chosen turn-off gate resistor.

## **ON** driver output

High-current driver source output to charge the gate of the external IGBT and turn it on and sense input for the CLAMP function. It is also the sense input for the gate low-level indicator **PINSTAT**.ON\_PIN. Connect to the gate of the IGBT via a chosen turn-on gate resistor.

## **DESAT** enhanced desaturation detection input

Desaturation detection input to monitor the IGBT collector-emitter voltage ( $V_{CE}$ ) to detect desaturation caused by short circuit events. Connect to the collector of the driven IGBT via a series connection of a protection resistor and a high-voltage diode. The *DESAT* signal is referenced to *GND2*.

### VCC2

Positive power supply terminal of the output side. Connect to sufficient supply voltage referenced to *GND2* for proper operation. Place a decoupling capacitor close to the following pins:

- VCC2 and VEE2
- VCC2 and GND2

3 Pin configuration and functionality

### **Datasheet**



## **GND2** reference ground

Reference ground of the output side. Connect to common voltage of a bipolar supply and the emitter of the IGBT. Place a decoupling capacitor close to the following pins:

- VCC2 and GND2
- GND2 and VEE2

#### Configurable parameters via I2C 3.3

The following parameters are fully configurable via the I2C interface. The default behavior describes the gate driver configuration if only the address configuration has been set before writing CFGOK.USER\_OK to 1<sub>B</sub>.

Configurability via I2C Table 4

|                      | Adjustable parameter                                   | Default behavior/value                                                                            |  |
|----------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------|--|
| UVLO                 | VCC2-GND2 turn-on UVLO (max)                           | 12.6 V                                                                                            |  |
| UVLO                 | VEE2-GND2 UVLO (n.a./-3.5/-6/-12.0 V)                  | Not active                                                                                        |  |
|                      | CLAMP pin mode (3 A, pre-driver, or ADC)               | 3 A sink only                                                                                     |  |
|                      | Filter time for CLAMP and pin status monitoring        | 235 ns                                                                                            |  |
|                      | CLAMP and switch on filter type                        | Up-reset                                                                                          |  |
| Output drive         | Two-level turn-off                                     | Hard switch-off                                                                                   |  |
|                      |                                                        | A = 30 V/ns; 9.0 V; 2.0 $\mu$ s; B = hard switch-off                                              |  |
|                      | Soft-off current (set as default fault-off method)     | <b>CSSOFCFG</b> .CSSOFF_I=9 <sub>D</sub> , 1ED3830M: 146 m/<br>1ED3860M: 291 mA, 1ED3890M: 437 mA |  |
|                      | Driver input filter length                             | 103 ns                                                                                            |  |
|                      | DESAT1 threshold voltage                               | 9.18 V                                                                                            |  |
|                      | Leading edge blanking time                             | 400 ns                                                                                            |  |
| DESAT                | DESAT1 filter time                                     | 225 ns                                                                                            |  |
| D 2 3/ (1            | DESAT1 filter type                                     | Up-reset                                                                                          |  |
|                      | DESAT2 threshold, filter, and action configuration     | Disabled                                                                                          |  |
|                      | Fault clear source (RDYC or self clear time)           | RDYC                                                                                              |  |
|                      | Self clear time (not active, 400 μs, 1600 μs)          | Not active                                                                                        |  |
| Fault/fault<br>clear | Fault-off mode (hard switch-off, soft-off, TLTOff)     | Hard switch-off                                                                                   |  |
|                      | Over-temperature warning action (warning or fault off) | Warning                                                                                           |  |
|                      | Over-temperature warning level                         | 140°C                                                                                             |  |
|                      |                                                        |                                                                                                   |  |

### **Datasheet**

### 4 Functional description



## 4 Functional description

The 1ED38x0Mc12M family (X3 Digital) consists of galvanically isolated single channel gate driver ICs with an extensive digital adjustable feature parameter set. All adjustments are done from low voltage input side during start up via I2C bus. The configuration is stored into registers.

To start-up the gate driver IC for normal operation both input and output sides of the gate driver IC need to be powered.

The 1ED38x0Mc12M family (X3 Digital) is designed to support various supply configurations on the input and output side. On the output side unipolar and bipolar supply is possible.

The output stage is realized as rail-to-rail. There the gate driver voltage follows the supply voltage without an additional voltage drop. In addition it provides an easy clamping of the gate voltage during short circuit of an external IGBT.

The *RDYC* status output reports correct operation of the gate driver IC like sufficient voltage supply. The *FLT\_N* status output reports failures in the application like desaturation detection.

To ensure safe operation the gate driver IC is equipped with an input and output side under-voltage lockout circuit. The UVLO levels are optimized for IGBTs and MOSFETs, and are adjustable.

The desaturation detection circuit protects the external IGBT from destruction at a short circuit. The gate driver IC reacts on a DESAT fault by turning off the IGBT with one of the following configurable turn-off methods:

- two-level turn-off
- adjustable soft-off
- hard switch-off

The two-level turn-off (TLTOff) is a voltage controlled turn-off function.

The soft turn-off function is used to switch-off the external IGBT in overcurrent conditions in a soft-controlled manner to protect the IGBT against collector emitter over-voltages.

An adjustable active Miller clamp function protects the IGBT from parasitic turn-on in fast switching applications.

The 1ED38x0 family also offers several measurement and monitoring functions. The monitoring functions can be divided into:

- hardware based functions and
- ADC measurement based functions.

Note: Please refer to the

Please refer to the reference manual of this product for a detailed functional description. This chapter does not provide all the information required to fully operate the product.

## 4.1 Start-up and fault clearing

For normal operation both input and output sides of the gate driver IC need to be powered. A low level at the *FLT\_N* pin always indicates a fault condition. In this case the IC starts internal mechanisms for fault clearing.

### Input side start-up

- 1. Voltage at VCC1 reaches the input UVLO threshold: input side of gate driver IC starts operating
- **2.** *FLT\_N* follows input supply voltage
- 3. Input side is ready to communicate across I2C bus, awaiting user gate driver parameter configuration
- **4.** Records parameters received across the I2C bus
- **5.** Waits until output side is powered
- **6.** Initiates internal start-up: Transfers configured values to output side
- **7.** Performs internal self-test

The complete start-up time  $t_{\text{START1}}$  depends on the duration of the user parameter configuration.

### **Datasheet**

### 4 Functional description



## **Output side start-up**

- 1. Voltage at VCC2 reaches the output UVLO threshold: output side of gate driver IC starts operating
- 2. Activates OFF gate driver output: connected gate stays discharged
- **3.** Waits until input side is powered
- **4.** Initiates internal start-up: Receives configured values from input side
- **5.** Performs internal self-test

The complete start-up time  $t_{\text{START2}}$  depends on the duration of the user parameter configuration.

The gate driver IC releases *RDYC* to high to signal a successful start-up and its readiness to operate. The gate driver IC will follow the status of the *IN* signal.

## Clearing a fault with RDYC to low cycle

- **1.** Set *IN* to low
- 2. Set *RDYC* to low for a duration longer than the fault clear time  $t_{\text{CLRMIN}}$
- **3.** Release *RDYC* to high
  - **a.** If the source of the fault is no longer present, FLT\_N is released to high
  - **b.** If another fault source is active, *FLT\_N* stays low and the cycle needs to be repeated
- **4.** Continue PWM operation

## Clearing a fault by self clear timer

- **1.** Set *IN* to low
- 2. Self clear timer starts counting
- 3. Self clear timer reaches self clear time
  - **a.** If the source of the fault is no longer present, FLT\_N is released to high
  - **b.** If another fault source is active, *FLT\_N* stays low and the timer restarts
- **4.** Continue PWM operation

## 4.2 Supply

The 1ED38x0Mc12M family (X3 Digital) is designed to support various supply configurations. The input side can be used with a 3.3 V or 5 V supply.

The output side requires either an unipolar supply (VEE2 = GND2) or a bipolar supply.

- Individual supply voltages between VCC2 and GND2 or GND2 and VEE2 shall not exceed 25 V.
- The total supply voltage between VCC2 and VEE2 shall not exceed 35 V.

To ensure safe operation of the gate driver IC, it is equipped with an input and output side undervoltage lockout circuit.

## **Unipolar supply**

In unipolar supply configuration the gate driver IC is typically supplied with a positive voltage of 15 V at VCC2. GND2 and VEE2 are connected together and this common potential is connected to the IGBT emitter.

### **Datasheet**

### 4 Functional description





Figure 4 Application example with unipolar supply

## **Bipolar supply**

For bipolar supply the gate driver IC is typically supplied with a positive voltage of 15 V at VCC2 and a negative voltage of -8 V or -15 V at VEE2 relative to GND2.

Between VCC2 and VEE2 the maximum potential difference is 35 V.



Figure 5 Application example with bipolar supply

Negative supply prevents a parasitic turn-on due to the additional voltage margin to the gate turn-on threshold.

### **VEE2 over GND2 supply connection check**

The gate driver IC has a built-in connection check for VEE2. A loss of VEE2 connection will be detected and signaled via RDYC.

## 4.3 Input side logic

The input threshold levels are always CMOS compliant. The threshold levels are 30% of *VCC1* for low level and 70% of *VCC1* for high level.

The pins IN and SCL are for input only, and the pins SDA, FLT\_N, and RDYC are input/output pins.

### 4.4 I2C bus

The 1ED38x0 family is equipped with a standard I2C bus interface to configure various parameters of the gate driver IC and read out measurement and monitoring registers.

Key I2C features include:

- I2C bus slave device implementing all mandatory slave bus protocols for the specification UM10204 rev. 6
- 7 bit device addresses for individual and group addressing
- Initial I2C device address: 1A<sub>H</sub> (MSB aligned, bits 7:1)

## **Datasheet**

## **4 Functional description**

- Signal voltage level compatible to 3.3 V and 5 V
- Supported bus speeds at gate driver data pin (SDA) and clock pin (SCL):
  - standard-mode (Sm), with bit rates up to 100 kbit/s
  - fast-mode (Fm), with bit rates up to 400 kbit/s
  - fast-mode plus (FM+), with bit rates up to 1 Mbit/s



Figure 6 Start, stop and data conditions

All I2C bus commands start with a start condition and stops with a stop condition. The data at the SDA pin gets valid if SCL level is above the CMOS level threshold and the filter time has elapsed.

### **Datasheet**

### 4 Functional description



#### 4.5 **Operating states**

The 1ED38x0 family of gate driver ICs can take the following states:

- OFF state, device not powered
- Address configuration state, the I2C addresses can be set, gate driver IC is not active
- Parameter configuration state, the gate driver parameters can be set and changed, gate driver IC is not
- Parameter transfer state, the gate driver IC is transferring the parameters from input side to output side, gate driver IC is not active
- Normal operation, gate driver IC is active, ON and OFF outputs are following the IN signal, registers are read
- Not ready state, gate driver IC is switched off according to fault off settings, status signaled by a low at RDYC
- Fault state, gate driver IC is switched off according to fault off settings, status signaled by a low at FLT\_N pin
- See later section for additional sub states on fault clear, soft-reset, recover, and restore of parameter configuration after power loss



#### Figure 7 **Operating state diagram**

- Pin names in uppercase italic letters, supply pin status listed as either okay (ok) or not okay (nok) and for logic pins with low (0), high (1), or either (x)
- Register names in uppercase bold letters followed by the register bit name and value
- States in bubbles with transitions marked by arrows with conditions attached

#### 4.6 Measurement

The 1ED38x0 family offers several measurement functions and uses a free running successive-approximationregister analog-to-digital converter (SAR-ADC). The SAR-ADC has a 8 bit resolution and the results are digitally filtered with a three-point-two pass moving average filter.

Following internal and external parameter measurements are available:

- ADCMVCC2 Measurement VCC2 to VEE2
- **ADCMVDIF** Measurement and calculation VCC2 to GND2
- ADCMGND2 Measurement GND2 to VEE2

### **Datasheet**

## **4 Functional description**



- ADCMTEMP Measurement junction temperature T<sub>J</sub>
- ADCMVEXT Measurement external voltages, e.g. NTC

Measurement result registers will be updated sequentially depending on selected sample sources. The update rate is typically below  $100 \, \mu s$ .

The SAR-ADC configuration register **ADCCFG** is used to activate measurement channels and external voltage compare behavior. Measurement of internal junction temperature is always active. Activated SAR-ADC measurements also enable monitoring functions.

## 4.7 Monitoring

The 1ED38x0 family offers many monitoring functions. The monitoring functions can be divided into:

- Hardware based functions
  - The hardware based monitoring functions use dedicated hardware, e.g. fast UVLO.
- ADC-based functions

The ADC-based functions gather measured values of different parameters and compare them with limit values. Enable ADC measurement to use related ADC-based monitoring functions.

Both groups contain non-configurable and configurable functions.

Non-configurable hardware monitoring:

- VEE2 over GND2, e.g. VEE2 connection failure
- Turn-off monitoring, V<sub>ON</sub> > VEE2+2 V (FLTEVT.VOUT\_ST = 1<sub>B</sub>)
- Gate voltage monitoring below VEE2+2 V (PINSTAT.ON\_PIN = 1<sub>B</sub>)
- Gate voltage monitoring above VCC2-2 V (PINSTAT.OFF\_PIN = 1<sub>B</sub>)
- Gate voltage monitoring above V<sub>TLTOFF</sub> (PINSTAT.TLTO\_LVL = 1<sub>B</sub>)
- Pin status monitoring of IN pin high (PINSTAT.PWM\_IN = 1<sub>B</sub>)
- Pin status monitoring of RDYC pin high (PINSTAT.RDYC = 1<sub>B</sub>)
- Pin status monitoring of FLT\_N pin high (PINSTAT.FLT\_N = 1<sub>B</sub>)
- VCC1 supply voltage UVLO spike detection (UV1FCNT)
- VCC2 supply voltage UVLO spike detection (UV2FCNT)

Configurable hardware monitoring:

- Normal VCC2 supply UVLO event (SECUVEVT.UV\_VCC2)
- Normal VEE2 supply UVLO event (SECUVEVT.UV\_VEE2)
- Switch-off timeout,  $V_{ON}$  > VEE2+2 V and maximal switch-off timeout time elapsed (**FLTEVT**.SOTO\_EVT)

Non-configurable ADC-based monitoring:

Over temperature protection event (FLTEVT.OTP\_EVT)

Configurable ADC-based monitoring:

- VCC2 supply soft UVLO event (SECUVEVT.UVSVCC2)
- VEE2 supply soft UVLO event (SECUVEVT.UVSVEE2)
- External voltage compare event (FLTEVT.VEXTFLT)
- Over temperature warning event (FLTEVT.OTW\_EVT)

## Gate driver reaction to VEE2 over GND2 detected

A VEE2 over GND2 event triggers the following sequence:

- 1. IC detects VEE2 over GND2
- 2. IC initiates an output side reset, including
  - Activation of active shutdown as a safety measure

### **Datasheet**

# infineon

## **4 Functional description**

- Resetting all configuration registers to their reset values
- Ignoring all PWM signals and reporting a not ready state
- **3.** IC listens to its previously configured I2C address
  - If RECOVER.RESTORE =  $1_B$ , the gate driver IC will restore the output side configuration from the input side
  - If **RECOVER**.RESTORE =  $0_B$ , the gate driver IC performs a soft-reset and waits for a re-configuration via I2C bus
- **4.** After the configuration of the output side is valid again, the IC continues operation

Note: To avoid unintended VEE2 over GND2 detection, take extra care in power supply design, routing, and capacitive blocking at these pins.

### **Datasheet**

### 4 Functional description



#### 4.8 **Desaturation protection**

The desaturation detection circuit protects the external IGBT from destruction at a short circuit. The desaturation protection follows the given sequence:

- Voltage at DESAT pin reaches DESAT threshold level, e.g. 9.18 V, for a period of time exceeding the filter 1. time
- Gate driver IC output switches the external IGBT off, using the defined fault off method 2.
- Gate driver IC switches FLT N pin to low to indicate the fault to a connected microcontroller 3.
- 4. Short circuit situation is resolved
  - after the voltage at the ON pin has dropped below the VEE2+2 V threshold,
  - no other fault condition is present,
  - the input has been turned off and
  - the fault has been cleared using the defined fault clear method



Figure 8 DESAT circuit (only relevant pins shown)

The high-precision internal current source results in a minimum impact on the DESAT detection variation.

#### **DESAT** behavior 4.8.1

The DESAT function offers a leading edge blanking time and filters to optimize the DESAT detection for application usage.

The leading edge blanking inhibits threshold detection during an IGBT turn on phase. The typical IGBT turn on behavior starts with charging of the gate, commutation of the application load current and finally  $V_{CE}$  voltage decrease to V<sub>CEsat</sub> voltage levels. To prevent the gate driver IC from detecting a false DESAT event, leading edge blanking pauses the DESAT circuit until the time  $t_{\text{DESATleb}}$  has elapsed.

Following the leading edge blanking time, the gate driver IC forces the DESAT current into the external DESAT circuit. The current typically flows through a protection resistor, a fast high voltage diode and the collector-emitter path of the IGBT. The resulting voltage at the DESAT pin is the sum of the voltage drop across this path.

During a short circuit condition, the V<sub>CE</sub> voltage increases, resulting in a reverse polarity condition of the DESAT diode. The remaining DESAT current also increases the voltage level at the DESAT pin and triggers the DESAT threshold. If the pin voltage level stays above the threshold for the duration of the DESAT filter time  $t_{\text{DESATfilter}}$ , the gate driver IC registers the DESAT event and acts accordingly.

The internal processing time after DESAT threshold crossing, filtering and beginning of fault-off is defined as  $t_{\text{DESATOUT}}$ . The duration of the gate discharge during fault-off is defined as  $t_{\text{FLTOFFtot}}$  and is depending on the defined fault off function and the gate load.

## **Datasheet**



## **4 Functional description**



Figure 9 DESAT timing with leading edge blanking, filter and reaction times

### **Datasheet**

## **4 Functional description**



#### 4.9 **Gate driver output**

The gate driver output side uses MOSFETs to provide a rail-to-rail output. Therefore, the gate drive voltage follows the supply voltage closely.

Due to the low internal voltage drop, the switching behavior of the IGBT is predominantly governed by the external gate resistor. The gate driver IC offers separate sink and source outputs to adapt the gate resistor for turn-on and turn-off separately without additional bypass components.

The cell value x in the following table is placeholder for high or low and indicates that this pin does not influence the resulting gate driver output state. The arrow (→) in cells indicate the transition initiated by the pin of the logic input and gate driver supply pins resulting in a transition to the gate driver output state as listed.

Table 5 **Driver output state including transition behavior** 

| Logic inp   | ut and gate driver    |                   | Gate driver output |            |             |                  |
|-------------|-----------------------|-------------------|--------------------|------------|-------------|------------------|
| IN          | RDYC                  | FLT_N             | T_N VCC1 VCC2      |            | ON          | OFF              |
| Static gate | e driver output stat  | e: on and off     |                    |            |             |                  |
| high        | high                  | high              | high               | high       | high        | tri-state        |
| low         | high                  | high              | high               | high       | tri-state   | low              |
| Transition  | n to not ready and s  | tatic not ready s | tate               |            | '           | ,                |
| x           | high → low            | high              | high               | high       | → tri-state | → fault off      |
| x           | low                   | high              | high               | high       | tri-state   | low              |
| Transition  | n to fault and static | fault state       | 1                  |            | '           | ,                |
| x           | high                  | high → low        | high               | high       | → tri-state | → fault off      |
| x           | high                  | low               | high               | high       | tri-state   | low              |
| Transition  | n with VCC1 power l   | oss and unsupp    | lied input side    |            |             |                  |
| x           | х                     | х                 | high → low         | high       | → tri-state | → fault off      |
| x           | х                     | х                 | low                | high       | tri-state   | low              |
| Transition  | n with VCC2 power l   | oss and unsupp    | lied output sid    | e          | '           | ,                |
| x           | х                     | х                 | х                  | high → low | → tri-state | → fault off      |
| X           | х                     | х                 | х                  | low        | tri-state   | active shut down |

### **Datasheet**

## 4 Functional description



#### 4.9.1 **Turn-on behavior**

The 1ED38x0Mc12M family (X3 Digital) is optimized for hard switching turn-on. A turn-on command switches the ON pin internally to VCC2.

#### Turn-off and fault turn-off behavior 4.9.2

The gate driver IC supports different turn-off sequences to adapt to different applications and IGBT currents during normal switching operation and in the case of a fault.

**Turn-off sequences** Table 6

| Turn-off reason | Turn-off sequence | Remark             |               |            |
|-----------------|-------------------|--------------------|---------------|------------|
|                 | Hard switching    | Two-level turn-off | Soft turn-off |            |
| normal off      | Х                 | Х                  |               | adjustable |
| fault turn-off  | X                 | X                  | Х             | adjustable |

The gate driver turn-off behavior can be configured in register **DRVCFG**.STD\_OFF.

The gate driver fault turn-off behavior can be configured in register **DRVFOFF**.DRV\_FOFF.

In some topologies the fault turn-off needs to be delayed for individual switch positions. The fault turn-off delay time  $t_{\text{FAULTOFFn}}$  is adjustable in the register **F20DLY**.F20\_DLY.

The gate driver monitors the gate voltage and sets the register bit **FLTEVT**.VOUT\_ST to 1<sub>B</sub> as long as the voltage at the ON pin is above VEE2 + 2 V.

Once started, the fault turn-off sequence cannot be interrupted by an IN = low turn-off signal.



Figure 10 Fault turn-off sequence initiated by FLT\_N or RDYC

### **Datasheet**

### 4 Functional description





Figure 11 Fault turn-off sequence initiated by DESAT event

#### Hard switching turn-off 4.9.2.1

Hard switching turn-off supports fast switching applications and applications with emitter-follower booster stages. The switching behavior of the IGBT is controlled by adjusting the external gate resistance between the OFF pin and the IGBT gate.

#### 4.9.2.2 Two-level turn-off

The two-level turn-off (TLTOff) is a voltage controlled turn-off function.

Two-level turn-off supports secure IGBT turn-off even under overload conditions with low  $V_{CE}$  overshoot. It also operates in applications with emitter-follower booster stages, typical for high power applications with larger di/dt. With two-level turn-off the switching behavior of the IGBT is controlled by the plateau voltage and the ramp speed.

The gate driver IC is switching the IGBT gate off by discharging from positive supply to an intermediate voltage level plateau to reduce a collector over current and continued turn-off thereafter. In detail this includes:

- Discharge gate from VCC2 voltage level to intermediate voltage level with the controlled voltage ramp A. 1.
- At the intermediate gate voltage level the IGBT collector current is being limited at overload application 2. conditions.
- 3. The configured duration of ramp A and intermediate voltage level depends on individual application requirements.
- 4. Finally the gate voltage is further reduced by the controlled voltage ramp B until the IGBT is completely switched off and the gate voltage reaches VEE2.

The gate driver two-level turn-off function can be activated in register **DRVCFG**.STD\_OFF. The behavior can be adjusted with four parameters in the registers **TLTOC1** and **TLTOC2**.



Figure 12 Two-level turn-off timing and ramp-down behavior

### **Datasheet**

## 4 Functional description



In the two-level turn-off mode, the turn-on propagation delay is a function of the plateau time and the gate driver propagation delay without TLTOff function  $t_{PDon}$ . This means the gate driver propagation delay will be enlarged by the plateau time for turn-on to ensure a constant on-time of the switch. The two-level turn-off does not change the on-time of an IN pulse. The TLTOff voltage will be controlled in a closed loop at the OFF output pin of the gate driver IC.

For switch-off initiated by:

- the IN signal, the gate driver IC is starting the TLTOff sequence after the propagation delay
- the DESAT function, the gate driver switch-off is delayed by desaturation sense to OFF delay and an optional fault-off delay
- a non-DESAT fault event or a not ready event on output side, the gate driver switch-off occurs immediately or after an optional fault-off delay

After the elapsed plateau time the gate driver IC switches from the plateau voltage down to VEE2 voltage.



Figure 13 Two-level turn-off after fault event (output side)

For switch-off initiated by:

FLT\_N or RDYC signal or an internal fault event from input side, the output is switched off after the propagation delay with an optional fault off delay using the defined fault off function



Figure 14 Two-level turn-off after fault event (input side)

#### Soft turn-off 4.9.2.3

The soft turn-off function protects the IGBT against collector-emitter overvoltage during turn off in an overcurrent condition. It turns-off the IGBT with a reduced gate current to reduce the di/dt induced overvoltage..

The IGBT gate is connected via OFF to an internal current sink circuit. The discharge current is typically lower than the hard switch-off current used for normal operation. Since soft turn-off is a single event after a failure, the gate driver IC can handle the additional power dissipation internally.

The soft turn-off function is implemented as a current source which can be adjusted with a 4 bit value in the register CSSOFCFG.

The adjustable range depends on the current strength of the gate driver IC:

1ED3830M: 15 mA - 233 mA

1ED3860M: 29 mA - 466 mA

1ED3890M: 44 mA - 699 mA

### **Datasheet**

### 4 Functional description



## 4.9.3 Active shut-down

The active shut-down feature ensures a safe IGBT off-state, if the output chip is not supplied. It protects the IGBT against a floating gate. The IGBT gate is always clamped via *OFF* to *VEE2*.

## 4.9.4 Active Miller clamp

The 1ED38x0Mc12M family (X3 Digital) is equipped with a configurable active Miller clamp function to protect the IGBT from parasitic turn-on in fast switching applications.

After a turn-off command the gate driver IC follows the implemented sequence:

- 1. Discharge of the IGBT gate while monitoring the voltage level at the ON pin
- 2. Detection of a voltage at the ON pin less than a level of VEE2 + 2.0 V
- 3. Filtering of the detection to avoid false CLAMP activation and not to influence regular turn-off behavior
- **4.** Activating clamp function to keep IGBT gate at *VEE2* level

## 4.10 Short circuit clamping

The integrated short circuit clamping diode limits the IGBT gate over voltage during a short circuit. The over voltage is typically triggered by the capacitive feedback of the Miller capacitance.

The internal diodes from ON and CLAMP to VCC2 limit the gate driver voltage to a value slightly higher than the supply voltage. These diode paths are rated for a maximum current of 0.75 A and the duration of 6  $\mu$ s. Add an external Schottky diode if higher currents are expected or a tighter clamping is desired. Also use an external diode if the active Miller clamping circuit uses the pre-driver output configuration.



Figure 15 Short circuit clamping circuitry

## **Datasheet**

## **5 Electrical parameters**



### **Electrical parameters** 5

#### **Absolute maximum ratings 5.1**

Note:

Absolute maximum ratings are defined as ratings, which when being exceeded may lead to destruction of the integrated circuit. Unless otherwise noted all voltages are given with respect to their respective GND (GND1 for pins 1 to 8, GND2 for pins 9 to 16).

Table 7 **Absolute maximum ratings** 

| Parameter                                                                  | Symbol                | Values                 |                        | Unit | Note /                                                                                                                                        |  |
|----------------------------------------------------------------------------|-----------------------|------------------------|------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                            |                       | Min.                   | Max.                   |      | Test Condition                                                                                                                                |  |
| Input to output offset voltage                                             | V <sub>OFFSET</sub>   | -                      | 2300                   | V    | $V_{\text{VEE2,max}}$ - $V_{\text{VEE2,min}}$<br>with $V_{\text{VEE2,max}} \ge V_{\text{GND1}}$<br>$\ge V_{\text{VEE2,min}}$ <sup>1) 2)</sup> |  |
| Supply voltage input side                                                  | V <sub>VCC1</sub>     | -0.3                   | 6.5                    | V    | _                                                                                                                                             |  |
| Logic input voltage (IN)                                                   | $V_{LogicIN}$         | -0.3                   | 6.5                    | V    | _                                                                                                                                             |  |
| Logic input voltage (RDYC, FLT_N)                                          | $V_{LogicRF}$         | -0.3                   | 6.5                    | V    | _                                                                                                                                             |  |
| I2C logic input voltage (SDA, SCL)                                         | V <sub>LogicI2C</sub> | -0.3                   | 6.5                    | V    | _                                                                                                                                             |  |
| Open drain logic output current (RDYC, FLT_N)                              | $I_{LogicOC}$         | _                      | 10                     | mA   | _                                                                                                                                             |  |
| I2C logic output current (SDA)                                             | I <sub>SDA</sub>      | _                      | 50                     | mA   | _                                                                                                                                             |  |
| Positive supply voltage output side                                        | $V_{VCC2}$            | -0.3                   | 40                     | V    | _                                                                                                                                             |  |
| Negative supply voltage output side                                        | $V_{VEE2}$            | -40                    | 0.3                    | V    | _                                                                                                                                             |  |
| Maximum supply voltage difference output side ( $V_{VCC2}$ - $V_{VEE2}$ )  | V <sub>max2</sub>     | _                      | 40                     | V    | -                                                                                                                                             |  |
| DESAT input voltage                                                        | $V_{DESAT}$           | -0.3                   | V <sub>VCC2</sub> +0.3 | V    | _                                                                                                                                             |  |
| CLAMP input voltage                                                        | $V_{CLAMP}$           | V <sub>VEE2</sub> -0.3 | V <sub>VCC2</sub> +0.3 | V    | 3)                                                                                                                                            |  |
| Maximum CLAMP output current                                               | I <sub>CLAMP</sub>    | _                      | 2.4                    | A    | t < 5 μs                                                                                                                                      |  |
| Gate driver output voltage (ON, OFF)                                       | $V_{OUT}$             | V <sub>VEE2</sub> -0.3 | V <sub>max2</sub> +0.3 | V    | _                                                                                                                                             |  |
| Maximum <i>CLAMP</i> to <i>VCC2</i> diode IGBT short circuit clamping time | $t_{CLP}$             | -                      | 6                      | μs   | $I_{\text{CLAMP/OUT}} = 0.75 \text{ A}$                                                                                                       |  |
| Junction temperature                                                       | $T_{J}$               | -40                    | 150                    | °C   | _                                                                                                                                             |  |
| Storage temperature                                                        | $T_{Stg}$             | -55                    | 150                    | °C   | _                                                                                                                                             |  |
| Power dissipation, input side                                              | $P_{D,IN}$            | _                      | 100                    | mW   | @T <sub>A</sub> = 25 °C                                                                                                                       |  |
| Power dissipation, output side                                             | $P_{D,OUT}$           | _                      | 700                    | mW   | $@T_A = 25^{\circ}C^{4)}$                                                                                                                     |  |
| ESD capability: Human body model                                           | V <sub>ESDHBM</sub>   | _                      | 2                      | kV   | 5)                                                                                                                                            |  |
| ESD capability: Charged device model                                       | V <sub>ESDCDM</sub>   | _                      | 500                    | V    | 6)                                                                                                                                            |  |

for functional operation only 1)

<sup>2)</sup> See also Chapter 6 on page 43

<sup>3)</sup> May be exceeded during short circuit clamping.

### **Datasheet**

### **5 Electrical parameters**



- 4) Derating the power above 65°C with 8 mW/°C
- 5) According to ANSI/ESDA/JEDEC-JS-001-2017 (discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor).
- 6) According to ANSI/ESDA/JEDEC-JS-002-2014 (TC = test condition in volt)

## 5.2 Thermal parameters

Thermal performance may change significantly with layout and heat dissipation of components in close proximity.



Figure 16 Reference layout for thermal data (Two layer PCB; copper thickness 35 μm; left: top layer; right: bottom layer)

The PCB layout represents the reference layout used for the thermal characterization. Pins 1 and 8 (*GND1*) and pins 9 and 16 (*VEE2*) require ground plane connections for achieving maximum power dissipation. The 1ED38x0Mc12M family (X3 Digital) is conceived to dissipate most of the heat generated through these pins.

Table 8 Thermal parameters

| Parameter                                                     | Symbol                | Value | Unit | Note / Test Condition                                                                                     |
|---------------------------------------------------------------|-----------------------|-------|------|-----------------------------------------------------------------------------------------------------------|
| Thermal resistance junction to ambient                        | R <sub>THJA,OUT</sub> | 122   | K/W  | $@T_A = 65^{\circ}C$ , $P_{D, OUT} = 400 \text{ mW}$ ,<br>$P_{D, IN} = 50 \text{ mW}$ , 4 layer test PCB, |
| Characterization parameter junction to package top input side | $\Psi_{Jtop}$         | 8     | K/W  | PG-DSO-16                                                                                                 |

## 5.3 Operating parameters

Note:

Within the operating range the IC operates as described in the functional description. Unless otherwise noted all voltages are given with respect to their respective GND (GND1 for pins 1 to 8, GND2 for pins 9 to 16).

Table 9 Operating parameters

| Parameter <sup>1)</sup>                          | Symbol            | Values | Values | Unit | Note /<br>Test Condition |
|--------------------------------------------------|-------------------|--------|--------|------|--------------------------|
|                                                  |                   | Min.   | Max.   |      |                          |
| Supply voltage input side                        | V <sub>VCC1</sub> | 3.0    | 5.5    | V    | -                        |
| Logic input voltages (IN, RDYC, FLT_N, SDA, SCL) | $V_{LogicIN}$     | -0.3   | 5.5    | V    | -                        |
| Positive supply voltage output side              | V <sub>VCC2</sub> | 13     | 25     | V    | _                        |

## **Datasheet**





## Table 9 (continued) Operating parameters

| Parameter <sup>1)</sup>                                       | Symbol            | ymbol Values |      | Unit | Note /                            |
|---------------------------------------------------------------|-------------------|--------------|------|------|-----------------------------------|
|                                                               |                   | Min.         | Max. |      | Test Condition                    |
| Negative supply voltage output side                           | V <sub>VEE2</sub> | -25          | 0    | V    | -                                 |
| Supply voltage difference output side $(V_{VCC2} - V_{VEE2})$ | V <sub>max2</sub> | 13           | 35   | V    | -                                 |
| Ambient temperature                                           | T <sub>A</sub>    | -40          | 125  | °C   | 2)                                |
| Switching frequency                                           | $f_{SW}$          | 0            | 250  | kHz  | max P <sub>D</sub> applies        |
| Common mode transient immunity                                | CMTI              | 0            | 200  | V/ns | V <sub>OFFSET,test</sub> = 1500 V |

<sup>1)</sup> Parameter is not subject to production test - verified by design/characterization

<sup>2)</sup>  $T_J$  has to be below over temperature protection temperature  $T_{OTPOFF}$ 

## **Datasheet**

## **5 Electrical parameters**



## 5.4 Electrical characteristics

Note:

The electrical characteristics include the spread of values in supply voltages, load, and junction temperatures within the operating parameters and default parameter settings unless specified otherwise. Typical values represent the median values at  $T_A$  = 25°C. Unless otherwise noted all voltages are given with respect to their respective GND (GND1 for pins 1 to 8, GND2 for pins 9 to 16).

## 5.4.1 Voltage supply

Table 10 Voltage supply

| Parameter                                                                | Symbol                |      | Values |      | Unit | Note or Test                                                                               |
|--------------------------------------------------------------------------|-----------------------|------|--------|------|------|--------------------------------------------------------------------------------------------|
|                                                                          |                       | Min. | Тур.   | Max. |      | Condition                                                                                  |
| VCC1 UVLO threshold                                                      | V <sub>UVLO1H</sub>   | _    | 2.95   | 3.05 | V    | -                                                                                          |
|                                                                          | V <sub>UVLO1L</sub>   | 2.6  | 2.8    | -    | V    | -                                                                                          |
| VCC1 UVLO hysteresis (V <sub>UVLO1H</sub> - V <sub>UVLO1L</sub> )        | V <sub>HYS1</sub>     | 0.1  | 0.14   | -    | V    | -                                                                                          |
| VCC1 quiescent current                                                   | $I_{\mathrm{Q1}}$     | -    | 2.4    | 4.0  | mA   | V <sub>VCC1</sub> = 3.3 V, IN =<br>High, RDYC = High,<br>FLT_N = High                      |
| VCC1 operating current                                                   | l <sub>01</sub>       | -    | 2.4    | 4.0  | mA   | V <sub>VCC1</sub> = 3.3 V, IN =<br>16 kHz, 50%, RDYC =<br>High, FLT_N = High,<br>SCL = Low |
| VCC2 UVLO threshold                                                      | V <sub>UVLO2H,0</sub> | _    | 12.0   | 12.6 | V    | UVTLVL.UVVCC2TL = 0 <sub>H</sub>                                                           |
|                                                                          | V <sub>UVLO2L,0</sub> | 10.4 | 11.0   | _    | V    |                                                                                            |
| VCC2 UVLO hysteresis<br>(V <sub>UVLO2H,0</sub> - V <sub>UVLO2L,0</sub> ) | V <sub>HYS2,0</sub>   | 0.75 | 1.0    | -    | V    |                                                                                            |
| VCC2 UVLO threshold                                                      | V <sub>UVLO2H,1</sub> | _    | 9.4    | 10.0 | V    | UVTLVL.UVVCC2TL =                                                                          |
|                                                                          | V <sub>UVLO2L,1</sub> | 8.0  | 8.7    | -    | V    | $1_{H}$                                                                                    |
| VCC2 UVLO hysteresis (V <sub>UVLO2H,1</sub> - V <sub>UVLO2L,1</sub> )    | V <sub>HYS2,1</sub>   | 0.6  | 0.7    | _    | V    |                                                                                            |
| Soft VCC2 UVLO voltage                                                   | V <sub>UV2S,0</sub>   | _    | 9.5    | -    | V    | 1)                                                                                         |
| level                                                                    | V <sub>UV2S,1</sub>   | _    | 10.0   | -    | V    | UVSVCC2C.UVSVCC2                                                                           |
|                                                                          |                       |      |        |      |      |                                                                                            |
|                                                                          | V <sub>UV2S,E</sub>   | _    | 16.5   | _    | V    |                                                                                            |
|                                                                          | V <sub>UV2S,F</sub>   | _    | 17.0   | _    | V    |                                                                                            |
| VEE2 not connected detection threshold                                   | V <sub>VEE2,NC</sub>  | _    | 0.5    | _    | V    | V <sub>VEE2</sub> - V <sub>GND2</sub>                                                      |
| VEE2 UVLO threshold                                                      | V <sub>UVLO3H,1</sub> | -3.6 | -3.5   | -    | V    | UVTLVL.UVVEE2TL =                                                                          |
|                                                                          | V <sub>UVLO3L,1</sub> | _    | -3.0   | -2.9 | V    | 1 <sub>H</sub>                                                                             |

(table continues...)

## **Datasheet**



## **5 Electrical parameters**

(continued) Voltage supply Table 10

| Parameter                                                             | Symbol                |       | Values |       | Unit | Note or Test                                                                                                                                                                         |
|-----------------------------------------------------------------------|-----------------------|-------|--------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                       |                       | Min.  | Тур.   | Max.  |      | Condition                                                                                                                                                                            |
| VEE2 UVLO hysteresis (V <sub>UVLO3L,1</sub> - V <sub>UVLO3H,1</sub> ) | V <sub>HYS3,1</sub>   | 0.4   | 0.5    | _     | V    |                                                                                                                                                                                      |
| VEE2 UVLO threshold                                                   | V <sub>UVLO3H,2</sub> | -6.15 | -6     | _     | V    | UVTLVL.UVVEE2TL=                                                                                                                                                                     |
|                                                                       | V <sub>UVLO3L,2</sub> | _     | -5.5   | -5.35 | V    | 2 <sub>H</sub>                                                                                                                                                                       |
| VEE2 UVLO hysteresis (V <sub>UVLO3L,2</sub> - V <sub>UVLO3H,2</sub> ) | V <sub>HYS3,2</sub>   | 0.4   | 0.5    | _     | V    |                                                                                                                                                                                      |
| VEE2 UVLO threshold                                                   | V <sub>UVLO3H,3</sub> | -12.3 | -12.0  | -     | V    | UVTLVL.UVVEE2TL =                                                                                                                                                                    |
|                                                                       | V <sub>UVLO3L,3</sub> | _     | -11.0  | -10.7 | V    | 3 <sub>H</sub>                                                                                                                                                                       |
| VEE2 UVLO hysteresis (V <sub>UVLO3L,3</sub> - V <sub>UVLO3H,3</sub> ) | V <sub>HYS3,3</sub>   | 0.8   | 1.0    | _     | V    |                                                                                                                                                                                      |
| Soft VEE2 UVLO voltage                                                | V <sub>UV3S,0</sub>   | _     | -2.0   | -     | V    | UVSVEE2C.UVSVCC2                                                                                                                                                                     |
| level                                                                 | V <sub>UV3S,1</sub>   | _     | -3.0   | _     | V    |                                                                                                                                                                                      |
|                                                                       |                       |       |        |       |      |                                                                                                                                                                                      |
|                                                                       | V <sub>UV3S,E</sub>   | _     | -16.0  | _     | V    |                                                                                                                                                                                      |
|                                                                       | V <sub>UV3S,F</sub>   | _     | -17.0  | _     | V    |                                                                                                                                                                                      |
| VCC2 quiescent current                                                | $I_{\mathrm{Q2}}$     | -     | 3.9    | 5     | mA   | $V_{VCC2} = 15 \text{ V}, V_{VEE2}$<br>= -8 V, $OUT$ = High, $DESAT$ = Low, $DRVCFG.STD_OFF$ = $0_H$ , $DRVFOFF$ = $00_H/01_H$                                                       |
| VCC2 operating current                                                | I <sub>02</sub>       | -     | 3.9    | 5     | mA   | $V_{VCC2} = 15 \text{ V}, V_{VEE2} = -8 \text{ V}, OUT = 16 \text{ kHz}, \\ 50\%, DESAT = \text{Low}, \\ C_{LOAD} = 100 \text{ pF}, \\ DRVCFG.STD_OFF = 0_H, DRVFOFF = \\ 00_H/01_H$ |

<sup>1)</sup> Parameter is not subject to production test - verified by design/characterization

## **Datasheet**

**5 Electrical parameters** 



### Logic input and output **5.4.2**

#### **Logic input and output** Table 11

| Parameter                                               | Symbol                                        |      | Values |      | Unit | Note or Test                             |
|---------------------------------------------------------|-----------------------------------------------|------|--------|------|------|------------------------------------------|
|                                                         |                                               | Min. | Тур.   | Max. |      | Condition                                |
| Logic low input voltage (IN, RDYC, FLT_N, SDA, SCL)     | V <sub>LogicINL</sub>                         | -    | -      | 30   | %    | of V <sub>VCC1</sub>                     |
| Logic high input voltage (IN, RDYC, FLT_N, SDA, SCL)    | $V_{LogicINH}$                                | 70   | -      | -    | %    | of V <sub>VCC1</sub>                     |
| Logic low output voltage ( <i>RDYC</i> , <i>FLT_N</i> ) | V <sub>RDYC5</sub> ,<br>V <sub>FLT_N5</sub>   | _    | -      | 300  | mV   | I <sub>SINK</sub> = 5 mA                 |
| Logic low output voltage SDA                            | V <sub>SDA20</sub>                            | _    | _      | 400  | mV   | I <sub>SINK</sub> = 20 mA                |
| Logic input pull down resistor (/N)                     | R <sub>INPD</sub>                             | 33   | 40     | 47   | kΩ   | -                                        |
| Logic input pull down resistor (RDYC, FLT_N)            | R <sub>RDYCPD</sub> ,<br>R <sub>FLT_NPD</sub> | 0.8  | 1.0    | 1.2  | МΩ   | -                                        |
| Logic input current (SDA, SCL)                          | I <sub>SDA</sub> , I <sub>SCL</sub>           | -10  | 0      | +10  | μА   | 0.1* <i>VCC1</i> < VI < 0.9* <i>VCC1</i> |
| Logic input pull down resistor (SDA, SCL)               | R <sub>SDAPD</sub> ,<br>R <sub>SCLPD</sub>    | 0.8  | 1.0    | 1.2  | МΩ   | -                                        |
| Logic pin input capacitance<br>(SDA, SCL)               | $C_{\rm SDA}, C_{\rm SCL}$                    | -    | -      | 10   | pF   | 1)                                       |

Parameter is not subject to production test - verified by design/characterization 1)

## **Datasheet**

**5 Electrical parameters** 



## 5.4.3 Gate driver

Note: High and low level output currents are absolute values without an information of current direction.

Table 12 Gate driver

| Parameter                                       | Symbol                           |      | Values                   |                          | Unit | Note or Test<br>Condition                                 |
|-------------------------------------------------|----------------------------------|------|--------------------------|--------------------------|------|-----------------------------------------------------------|
|                                                 |                                  | Min. | Тур.                     | Max.                     |      |                                                           |
| High level output voltage                       | V <sub>ON0</sub>                 | -    | V <sub>VCC2</sub> + 0.87 | V <sub>VCC2</sub> + 1.01 | V    | $I_{ON} = 500 \text{ mA}^{1}$                             |
| High level output peak current 1ED3830M         | I <sub>ON</sub>                  | 2.6  | 3.8                      | -                        | А    | $^{2)3)}C_{LOAD} = 33 \text{ nF}$                         |
| High level output on resistance 1ED3830M        | R <sub>DSON,H</sub>              | 0.51 | 1.12                     | 2.24                     | Ω    | $I_{ON} = 67 \text{ mA}^{3)}$                             |
| Low level output peak<br>current 1ED3830M       | I <sub>OFF</sub>                 | 2.0  | 2.5                      | -                        | A    | $^{2)} C_{LOAD} = 33 \text{ nF}$                          |
| Low level ouput on resistance 1ED3830M          | $R_{\mathrm{DSON,L}}$            | 0.31 | 0.82                     | 1.64                     | Ω    | $I_{OFF} = 67 \text{ mA}^{4}$                             |
| High level output peak current 1ED3860M         | I <sub>ON</sub>                  | 5.2  | 7.5                      | -                        | A    | $^{2)3)}C_{LOAD} = 68 \text{ nF}$                         |
| High level output on resistance 1ED3860M        | R <sub>DSON,H</sub>              | 0.26 | 0.56                     | 1.13                     | Ω    | $I_{ON} = 133 \text{ mA}^{3)}$                            |
| Low level output peak<br>current 1ED3860M       | I <sub>OFF</sub>                 | 4.0  | 5.0                      | _                        | A    | $^{2)} C_{LOAD} = 68 \text{ nF}$                          |
| Low level ouput on resistance 1ED3860M          | R <sub>DSON,L</sub>              | 0.16 | 0.41                     | 0.83                     | Ω    | $I_{\rm OFF} = 133  {\rm mA}^{4)}$                        |
| High Level output peak<br>current 1ED3890M      | I <sub>ON</sub>                  | 7.9  | 11                       | _                        | A    | $^{2)  3)} C_{LOAD} = 100 \text{ nF}$                     |
| High level output on resistance 1ED3890M        | R <sub>DSON,H</sub>              | 0.17 | 0.38                     | 0.75                     | Ω    | $I_{ON} = 200 \text{ mA}^{3}$                             |
| Low Level output peak<br>current 1ED3890M       | I <sub>OFF</sub>                 | 6.0  | 7.5                      | _                        | A    | <sup>2) 4)</sup> C <sub>LOAD</sub> = 100 nF               |
| Low level ouput on resistance 1ED3890M          | $R_{\mathrm{DSON,L}}$            | 0.11 | 0.28                     | 0.55                     | Ω    | $I_{OFF} = 200 \text{ mA}^{4}$                            |
| Active Shut Down<br>Voltage <i>OFF</i> 1ED3830M | V <sub>ACTSD</sub> <sup>5)</sup> | -    | -                        | V <sub>VEE2</sub> +2.4   | V    | I <sub>OUT</sub> = 67 mA,V <sub>VCC2</sub>                |
| Active Shut Down<br>Voltage <i>OFF</i> 1ED3860M | V <sub>ACTSD</sub> <sup>5)</sup> | _    | -                        | V <sub>VEE2</sub> +2.4   | V    | I <sub>OUT</sub> = 133 mA,V <sub>VC</sub><br>open         |
| Active Shut Down<br>Voltage <i>OFF</i> 1ED3890M | V <sub>ACTSD</sub> <sup>5)</sup> | _    | -                        | V <sub>VEE2</sub> +2.4   | V    | $I_{\text{OUT}} = 200 \text{ mA}, V_{\text{VCO}}$<br>open |

<sup>1)</sup> Integrated diode ON vs. VCC2 clamping test

<sup>2)</sup> Parameter is not subject to production test - verified by design/characterization

<sup>3)</sup> IN = High, ON = High; VCC2 - ON = 15 V;  $R_G = 0.1 \Omega$ ; VCC2 = 15 V; VEE2 = -8 V

<sup>4)</sup> IN = Low, OFF = Low; OFF-VEE2 = 15 V;  $R_G = 0.1 \Omega$ ; VCC2 = 15 V; VEE2 = -8 V

## **Datasheet**

## **5 Electrical parameters**



## *5)* With reference to *VEE2*

## 5.4.4 Active Miller clamp

## Table 13 Active Miller clamp

| Parameter                                               | Symbol                     |                               | Values                        |                               | Unit | Note or Test                                                                                                                |
|---------------------------------------------------------|----------------------------|-------------------------------|-------------------------------|-------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------|
|                                                         |                            | Min.                          | Тур.                          | Max.                          |      | Condition                                                                                                                   |
| High level clamp                                        | V <sub>CLAMPH0</sub>       | _                             | V <sub>VCC2</sub> +1.5        | V <sub>VCC2</sub> +1.63       | V    | $I_{\text{CLAMP}} = 500 \text{ mA}^{1/2}$                                                                                   |
| voltage                                                 | V <sub>CLAMPH1</sub>       | _                             | V <sub>VCC2</sub> +0.9        | V <sub>VCC2</sub> +1.1        | V    | $I_{\text{CLAMP}} = 50 \text{ mA}^{1/2}$                                                                                    |
| Clamp-driver high level                                 | V <sub>CLAMPDH1</sub>      | V <sub>VEE2</sub> +7.5        | V <sub>VEE2</sub> +9.5        | V <sub>VEE2</sub> +11.5       | V    | $I_{\text{CLAMPH}} = 5 \text{ mA}^{3)}$                                                                                     |
| output voltage                                          | V <sub>CLAMPDH2</sub>      | V <sub>VEE2</sub> +4.5        | V <sub>VEE2</sub> +6.7        | _                             | V    | $I_{\text{CLAMPH}} = 50 \text{ mA}^{3)}$                                                                                    |
| Clamp-driver high level<br>output peak current          | I <sub>CLAMPH</sub>        | 0.20                          | 0.27                          | -                             | A    | $^{4)}$ VCC2 = 15 V; VEE2 = 0 V; C <sub>CLAMP</sub> = 100 nF; R <sub>CLAMP</sub> = 1 Ω                                      |
| Clamp/Clamp-driver<br>output low level<br>current       | I <sub>CLAMPL,2</sub>      | 1.1                           | 1.8                           | -                             | A    | $^{4)}$ VCC2 = 15 V; VEE2<br>= 0 V; V <sub>CLAMP</sub> = 2 V;<br>C <sub>CLAMP</sub> = 100 nF;<br>R <sub>CLAMP</sub> = 0.1 Ω |
| Clamp/Clamp-driver<br>output low level<br>current       | I <sub>CLAMPL,5</sub>      | 2.2                           | 3.5                           | -                             | A    | $^{4)}$ VCC2 = 15 V; VEE2<br>= 0 V; V <sub>CLAMP</sub> = 5 V;<br>C <sub>CLAMP</sub> = 100 nF;<br>R <sub>CLAMP</sub> = 0.1 Ω |
| Clamp/Clamp-driver<br>output low level ON<br>resistance | R <sub>DSON,CLP</sub>      | 0.50                          | 0.85                          | 1.35                          | Ω    | I <sub>CLAMPL</sub> = 200 mA                                                                                                |
| Clamp threshold voltage                                 | V <sub>ON_CLAMP</sub>      | 1.5                           | 2.0                           | 2.5                           | V    | Related to VEE2                                                                                                             |
| Filter time for CLAMP                                   | t <sub>CLAMPfilter,1</sub> | 90                            | 105                           | 120                           | ns   | CLCFG.CLFILT_T                                                                                                              |
| and pin status monitoring                               | t <sub>CLAMPfilter,2</sub> | 123                           | 145                           | 167                           | ns   |                                                                                                                             |
| momtoring                                               | t <sub>CLAMPfilter,3</sub> | 159                           | 190                           | 221                           | ns   |                                                                                                                             |
|                                                         | t <sub>CLAMPfilter,4</sub> | 195                           | 235                           | 275                           | ns   |                                                                                                                             |
|                                                         | t <sub>CLAMPfilter,5</sub> | 225                           | 275                           | 325                           | ns   |                                                                                                                             |
|                                                         | t <sub>CLAMPfilter,6</sub> | 263                           | 325                           | 387                           | ns   |                                                                                                                             |
|                                                         | t <sub>CLAMPfilter,7</sub> | 296                           | 370                           | 444                           | ns   |                                                                                                                             |
| CLAMP reaction time in CLAMP mode                       | t <sub>CLAMP_ON</sub>      | 16 + t <sub>CLAMPfilter</sub> | 23 + t <sub>CLAMPfilter</sub> | 35 + t <sub>CLAMPfilter</sub> | ns   | $^{4)} C_{LOAD} = 100 \text{ pF}$                                                                                           |
| CLAMP reaction time in CLAMP driver mode                | t <sub>CLAMPD_ON</sub>     | 24 + t <sub>CLAMPfilter</sub> | 35 + t <sub>CLAMPfilter</sub> | 53 + t <sub>CLAMPfilter</sub> | ns   | $^{4)6)}C_{LOAD} = 100 \text{ pF}$                                                                                          |
| Switch-off time-out                                     | t <sub>CTT,0</sub>         | _                             | 0.2                           | _                             | μs   | <sup>4)</sup> <b>SOTOUT</b> .SOTOUT_T                                                                                       |
| time                                                    | t <sub>CTT,1</sub>         | _                             | 0.4                           | _                             | μs   |                                                                                                                             |
|                                                         | t <sub>CTT,2</sub>         | _                             | 0.6                           | _                             | μs   |                                                                                                                             |

### **Datasheet**

### **5 Electrical parameters**



Table 13 (continued) Active Miller clamp

| Parameter                                | Symbol              |      | Values |      | Unit | Note or Test                                            |
|------------------------------------------|---------------------|------|--------|------|------|---------------------------------------------------------|
|                                          |                     | Min. | Тур.   | Max. |      | Condition                                               |
|                                          | t <sub>CTT,3</sub>  | -    | 0.8    | _    | μs   |                                                         |
|                                          | t <sub>CTT,4</sub>  | -    | 1.2    | _    | μs   |                                                         |
|                                          | t <sub>CTT,5</sub>  | -    | 1.6    | -    | μs   |                                                         |
|                                          | t <sub>CTT,6</sub>  | -    | 2.4    | _    | μs   |                                                         |
|                                          | t <sub>CTT,7</sub>  | -    | 3.2    | _    | μs   |                                                         |
| Switch-off time-out soft-off offset time | t <sub>CTSOOS</sub> | -    | 2.4    | -    | μs   | <sup>4)</sup> additional time-out delay during soft-off |

- 1) Integrated diode CLAMP vs. VCC2 clamping test
- 2) only valid for direct clamping: IN = High, OUT = High
- 3) only valid for clamp pre-driver output: IN = Low, OUT = Low
- Parameter is not subject to production test verified by design/characterization 4)
- CLAMP mode reaction time specified with 3.3 k $\Omega$  pull-up from *CLAMP* to 3.3 V, from CLAMP threshold until 5) reaching 0.8 V (falling) at CLAMP pin
- CLAMP driver mode reaction time specified from CLAMP threshold until reaching 0.8 V (rising) at 6) CLAMP(DRV) pin

#### **Dynamic characteristics** 5.4.5

Dynamic characteristics are measured with  $V_{VCC1} = 5 \text{ V}$ ,  $V_{VCC2} = 15 \text{ V}$  and  $V_{VEE2} = -8 \text{ V}$ , short filter time (**PSUPR**), hard switch off (**DRVCFG**), and CLAMP function activated unless specified otherwise.

Table 14 **Dynamic characteristics** 

| Parameter                                                 | Symbol                                              |      | Values |      | Unit | Note or Test                                                                    |
|-----------------------------------------------------------|-----------------------------------------------------|------|--------|------|------|---------------------------------------------------------------------------------|
|                                                           |                                                     | Min. | Тур.   | Max. |      | Condition                                                                       |
| Input pulse suppression                                   | t <sub>INMIN,0</sub>                                | 98   | 103    | 108  | ns   | PSUPR.IN_SUPR                                                                   |
| time IN                                                   | t <sub>INMIN,1</sub>                                | 174  | 183    | 192  | ns   |                                                                                 |
| Input pulse suppression                                   | t <sub>RDYCMIN,0</sub>                              | 85   | 100    | 115  | ns   | PSUPR.IN_SUPR                                                                   |
| time RDYC/FLT_N for enable / fault off                    | t <sub>RDYCMIN,1</sub> ,<br>t <sub>FLT_NMIN,1</sub> | 153  | 180    | 207  | ns   |                                                                                 |
| Input pulse width RDYC for FLT_N reset (Fault clear time) | t <sub>CLRMIN</sub>                                 | -    | 1.0    | 1.2  | μs   | FCLR.FCLR_CFG = 0                                                               |
| Fault self clear time for                                 | t <sub>FSCLR,0</sub>                                | _    | 400    | 440  | μs   | FCLR.FCLR_CFG = 1,                                                              |
| FLT_N reset                                               | $t_{FSCLR,1}$                                       | _    | 1600   | 1760 | μs   | FCLR.FSCLR_T                                                                    |
| Input pulse suppression                                   | t <sub>I2CMIN,0</sub>                               | 41   | 50     | 59   | ns   | PSUPR.IN_SUPR                                                                   |
| for I2C (SDA, SCL)                                        | t <sub>I2CMIN,1</sub>                               | 74   | 90     | 106  | ns   |                                                                                 |
| Output fall time for I2C (SDA)                            | t <sub>I2CFALL</sub>                                | 20   | -      | 120  | ns   | $^{1)}$ VCC1 = 5 V; $V_{LogicIN}$<br>= $V_{VCC1}^{*}$ 70%<br>$V_{VCC1}^{*}$ 30% |

## **Datasheet**

## **5 Electrical parameters**



(continued) Dynamic characteristics Table 14

| Parameter                                                                                                                   | Symbol                                       |      | Values |      | Unit | Note or Test                                                                                                                                                            |
|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------|--------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                             |                                              | Min. | Тур.   | Max. |      | Condition                                                                                                                                                               |
| Input <i>IN</i> to output propagation delay <i>ON</i>                                                                       | $t_{PDON}$                                   | 226  | 244    | 270  | ns   | $C_{\text{LOAD}} = 100 \text{ pF, } V_{\text{IN}} = 70\%, V_{\text{OUT}} = 20\%, \text{ with } t_{\text{INMIN,0}}$                                                      |
| Input <i>IN</i> to output propagation delay <i>OFF</i>                                                                      | t <sub>PDOFF</sub>                           | 218  | 236    | 262  | ns   | $C_{LOAD} = 100 \text{ pF}, V_{IN} = 30\%, V_{OUT} = 80\%, \text{ with } t_{INMIN,0}$                                                                                   |
| Input to output propagation delay distortion ( $t_{PDOFF}$ - $t_{PDON}$ )                                                   | t <sub>PDISTO</sub>                          | -23  | -8     | 7    | ns   | C <sub>LOAD</sub> = 100 pF                                                                                                                                              |
| Input <i>IN</i> to output propagation delay distortion between any devices $(t_{PDON}-t_{PDON})$ or $(t_{PDOFF}-t_{PDOFF})$ | $t_{PDD}$                                    | _    | _      | 30   | ns   | 1) same conditions $(V_{\rm IN}, V_{\rm VCC1}, V_{\rm VCC2})$ and $V_{\rm VEE2}, C_{\rm LOAD}, T_{\rm A}, t_{\rm INMIN,0}$                                              |
| State synchronization time between input and output                                                                         | t <sub>SSIO</sub>                            | _    | -      | 13   | μs   | 1)                                                                                                                                                                      |
| Input <i>RDYC</i> to output on propagation delay                                                                            | $t_{PDRDYC}$                                 | 447  | 523    | 600  | ns   | $C_{LOAD}$ = 100 pF;<br>IN high; $V_{RDYC}$ = 70%, $V_{OUT}$ =20%, with $t_{INMIN,0}$                                                                                   |
| Input RDYC or FLT_N to Soft-off output propagation delay                                                                    | $t_{\text{PDRDYCS}},$ $t_{\text{PDFLT\_NS}}$ | 323  | 361    | 407  | ns   | $C_{\text{LOAD}} = 100 \text{ pF, } V_{\text{Signal}}$<br>= 30%, $V_{\text{OUT}} = 80\%$ ,<br>with $t_{\text{MINRDYC,0}}$ , Soft-<br>off function $I_{\text{CSOFF,15}}$ |
| Input RDYC or FLT_N to hard switch-off output propagation delay                                                             | $t_{	ext{PDRDYCH}},$ $t_{	ext{PDFLT\_NH}}$   | 303  | 342    | 384  | ns   | $C_{LOAD}$ = 100 pF, $V_{Signal}$ = 30%, $V_{OUT}$ =80%, with $t_{MINRDYC,0}$ , OFF function                                                                            |
| Input RDYC or FLT_N<br>to TLTOff output<br>propagation delay<br>1ED3830M                                                    | $t_{	ext{PDRDYCT}},$ $t_{	ext{PDFLT\_NT}}$   | 330  | 387    | 452  | ns   | $C_{\text{LOAD}} = 100 \text{ pF, } V_{\text{Signal}}$<br>= 30%, $V_{\text{OUT}} = 80\%$ ,<br>with $t_{\text{MINRDYC,0}}$ ,<br>TLTOff function,                         |
| Input RDYC or FLT_N<br>to TLTOff output<br>propagation delay<br>1ED3860M                                                    | $t_{	ext{PDRDYCT}}, \ t_{	ext{PDFLT\_NT}}$   | 360  | 417    | 482  | ns   | TLTOC1.TLTO_RA =  3 <sub>H</sub> ; .TLTO_V = 13 <sub>H</sub> ;  DRVCFG.TLTO_GCH = 3 <sub>H</sub>                                                                        |
| Input RDYC or FLT_N<br>to TLTOff output<br>propagation delay<br>1ED3890M                                                    | $t_{	ext{PDRDYCT}},$ $t_{	ext{PDFLT\_NT}}$   | 390  | 447    | 512  | ns   |                                                                                                                                                                         |
|                                                                                                                             | t <sub>FAULTOFF,00</sub>                     | _    | 0      | _    | μs   |                                                                                                                                                                         |

## **Datasheet**

## **5 Electrical parameters**



Table 14 (continued) Dynamic characteristics

| Parameter          | Symbol                   | Values |       |      | Unit | Note or Test                                                 |
|--------------------|--------------------------|--------|-------|------|------|--------------------------------------------------------------|
|                    |                          | Min.   | Тур.  | Max. |      | Condition                                                    |
| delay time         | t <sub>FAULTOFF,01</sub> | -5%    | 0.263 | +5%  | μs   | F2ODLY.F2O_DLY                                               |
|                    | t <sub>FAULTOFF,02</sub> | -5%    | 0.513 | +5%  | μs   | Step size 0.25 μs,<br>initial step is 12.5 ns                |
|                    |                          |        |       |      |      | longer                                                       |
|                    | $t_{\sf FAULTOFF,1E}$    | -5%    | 7.513 | +5%  | μs   |                                                              |
|                    | t <sub>FAULTOFF,1F</sub> | -5%    | 7.763 | +5%  | μs   |                                                              |
| Rise time 1ED3830M | $t_{RISE}$               | _      | 15    | 30   | ns   | $C_{LOAD} = 1 \text{ nF, } V_{OUT}$ : 20% to 80%             |
| Fall time 1ED3830M | t <sub>FALL</sub>        | -      | 15    | 30   | ns   | C <sub>LOAD</sub> = 1 nF, V <sub>OUT</sub> :<br>80% to 20%   |
| Rise time 1ED3860M | $t_{RISE}$               | -      | 15    | 30   | ns   | $C_{LOAD}$ = 2.2 nF, $V_{OUT}$ : 20% to 80%                  |
| Fall Time 1ED3860M | t <sub>FALL</sub>        | -      | 15    | 30   | ns   | C <sub>LOAD</sub> = 2.2 nF, V <sub>OUT</sub> :<br>80% to 20% |
| Rise Time 1ED3890M | $t_{RISE}$               | -      | 15    | 30   | ns   | $C_{LOAD} = 3.3 \text{ nF}, V_{OUT}$ : 20% to 80%            |
| Fall Time 1ED3890M | t <sub>FALL</sub>        | -      | 15    | 30   | ns   | $C_{LOAD} = 3.3 \text{ nF}, V_{OUT}$ : 80% to 20%            |

Parameter is not subject to production test - verified by design/characterization 1)

#### **Desaturation protection** 5.4.6

All parameters valid for VCC1 = 5 V, VCC2 = 15 V, and VEE2 = 0 V unless specified otherwise.

Table 15 **Desaturation protection** 

| Parameter                               | Symbol                |      | Values |      | Unit | Note or Test                 |
|-----------------------------------------|-----------------------|------|--------|------|------|------------------------------|
|                                         |                       | Min. | Тур.   | Max. |      | Condition                    |
| DESAT charge current                    | I <sub>DESATC</sub>   | 470  | 500    | 525  | μΑ   | V <sub>DESAT</sub> = 0 V     |
| DESAT voltage divider resistance        | R <sub>DVD</sub>      | 259  | 312.5  | 366  | kΩ   | between DESAT and GND2 pins  |
| DESAT clamp and discharge ON resistance | R <sub>DSON,D</sub>   | -    | 7.7    | 25.0 | Ω    | I <sub>DESATD</sub> = 200 mA |
| DESAT threshold level                   | V <sub>DESAT,1F</sub> | 8.88 | 9.18   | 9.48 | V    | D1LVL.D1_V_LVL,              |
|                                         | V <sub>DESAT,1E</sub> | 8.50 | 8.89   | 8.99 | V    | <b>D2LVL</b> .D2_V_LVL       |
|                                         | V <sub>DESAT,1D</sub> | 8.23 | 8.61   | 8.70 | V    |                              |
|                                         | V <sub>DESAT,1C</sub> | 7.96 | 8.33   | 8.70 | V    |                              |
|                                         | V <sub>DESAT,1B</sub> | 7.68 | 8.05   | 8.42 | V    |                              |

## Datasheet





Table 15 (continued) Desaturation protection

| Parameter          | Symbol                   |      | Values |      | Unit | Note or Test                                                   |
|--------------------|--------------------------|------|--------|------|------|----------------------------------------------------------------|
|                    |                          | Min. | Тур.   | Max. |      | Condition                                                      |
|                    | V <sub>DESAT,1A</sub>    | 7.41 | 7.77   | 8.13 | V    |                                                                |
|                    | V <sub>DESAT,19</sub>    | 7.14 | 7.49   | 7.84 | V    |                                                                |
|                    | V <sub>DESAT,18</sub>    | 6.86 | 7.20   | 7.54 | V    |                                                                |
|                    | V <sub>DESAT,17</sub>    | 6.63 | 6.96   | 7.29 | V    |                                                                |
|                    | V <sub>DESAT,16</sub>    | 6.36 | 6.68   | 7.00 | V    |                                                                |
|                    | $V_{DESAT,15}$           | 6.08 | 6.40   | 6.72 | V    |                                                                |
|                    | V <sub>DESAT,14</sub>    | 5.81 | 6.12   | 6.43 | V    |                                                                |
|                    | $V_{DESAT,13}$           | 5.54 | 5.84   | 6.14 | V    |                                                                |
|                    | V <sub>DESAT,12</sub>    | 5.26 | 5.55   | 5.84 | V    |                                                                |
|                    | V <sub>DESAT,11</sub>    | 4.99 | 5.27   | 5.55 | V    |                                                                |
|                    | V <sub>DESAT,10</sub>    | 4.72 | 4.99   | 5.26 | V    |                                                                |
|                    | V <sub>DESAT,0F</sub>    | 4.52 | 4.79   | 5.06 | V    |                                                                |
|                    | V <sub>DESAT,0E</sub>    | 4.33 | 4.59   | 4.85 | V    |                                                                |
|                    | $V_{DESAT,0D}$           | 4.13 | 4.39   | 4.65 | V    |                                                                |
|                    | $V_{DESAT,0C}$           | 3.94 | 4.19   | 4.44 | V    |                                                                |
|                    | $V_{DESAT,0B}$           | 3.73 | 3.98   | 4.23 | V    |                                                                |
|                    | $V_{DESAT,0A}$           | 3.54 | 3.78   | 4.02 | V    |                                                                |
|                    | V <sub>DESAT,09</sub>    | 3.35 | 3.58   | 3.81 | V    |                                                                |
|                    | $V_{DESAT,08}$           | 3.16 | 3.38   | 3.60 | V    |                                                                |
|                    | V <sub>DESAT,07</sub>    | 2.96 | 3.18   | 3.40 | V    |                                                                |
|                    | V <sub>DESAT,06</sub>    | 2.77 | 2.98   | 3.19 | V    |                                                                |
|                    | $V_{DESAT,05}$           | 2.57 | 2.78   | 2.99 | V    |                                                                |
|                    | $V_{DESAT,04}$           | 2.38 | 2.58   | 2.78 | V    |                                                                |
|                    | $V_{DESAT,03}$           | 2.17 | 2.37   | 2.57 | V    |                                                                |
|                    | $V_{DESAT,02}$           | 2.02 | 2.21   | 2.40 | V    |                                                                |
|                    | V <sub>DESAT,01</sub>    | 1.83 | 2.01   | 2.19 | V    |                                                                |
|                    | $V_{DESAT,00}$           | 1.67 | 1.85   | 2.03 | V    |                                                                |
| DESAT leading edge | t <sub>DESATleb,00</sub> | 65   | 100    | 134  | ns   | <b>DLEBT</b> .D_LEB_T, V <sub>ON</sub>                         |
| blanking time      | t <sub>DESATleb,01</sub> | 163  | 200    | 237  | ns   | 20% rising to $V_{\text{DESAT}}$<br>= 1 V, $C_{\text{LOAD}}$ = |
|                    | t <sub>DESATleb,02</sub> | 211  | 250    | 288  | ns   | 100 pF, $C_{DESAT} = 2 pF$ ,                                   |
|                    |                          |      |        |      |      | t <sub>FAULTOFF,00</sub>                                       |
|                    | t <sub>DESATleb,3E</sub> | 3094 | 3250   | 3406 | ns   |                                                                |
|                    | t <sub>DESATleb,3F</sub> | 3142 | 3300   | 3458 | ns   |                                                                |

## Datasheet

## **5 Electrical parameters**



(continued) Desaturation protection Table 15

| Parameter                                                     | Symbol                      |                                | Values                         |                                | Unit | Note or Test                                                                           |
|---------------------------------------------------------------|-----------------------------|--------------------------------|--------------------------------|--------------------------------|------|----------------------------------------------------------------------------------------|
|                                                               |                             | Min.                           | Тур.                           | Max.                           |      | Condition                                                                              |
| DESAT filter time                                             | t <sub>DESATfilter,00</sub> | _                              | _                              | -                              | ns   | D1FILT.D1FILT_T,                                                                       |
|                                                               | t <sub>DESATfilter,01</sub> | 48                             | 75                             | 105                            | ns   | <b>D2FILT</b> .D2FILT_T                                                                |
|                                                               |                             | _                              |                                | -                              | ns   |                                                                                        |
|                                                               | t <sub>DESATfilter,06</sub> | 286                            | 325                            | 368                            | ns   |                                                                                        |
|                                                               | t <sub>DESATfilter,07</sub> | 333                            | 375                            | 421                            | ns   |                                                                                        |
|                                                               | t <sub>DESATfilter,08</sub> | 429                            | 475                            | 526                            | ns   |                                                                                        |
|                                                               |                             |                                |                                |                                |      |                                                                                        |
|                                                               | t <sub>DESATfilter,0E</sub> | 1000                           | 1075                           | 1158                           | ns   |                                                                                        |
|                                                               | t <sub>DESATfilter,0F</sub> | 1095                           | 1175                           | 1263                           | ns   |                                                                                        |
|                                                               | t <sub>DESATfilter,10</sub> | 1286                           | 1375                           | 1474                           | ns   |                                                                                        |
|                                                               |                             |                                |                                |                                |      |                                                                                        |
|                                                               | t <sub>DESATfilter,16</sub> | 2429                           | 2575                           | 2737                           | ns   |                                                                                        |
|                                                               | t <sub>DESATfilter,17</sub> | 2619                           | 2775                           | 2947                           | ns   |                                                                                        |
|                                                               | t <sub>DESATfilter,18</sub> | 3000                           | 3175                           | 3368                           | ns   |                                                                                        |
|                                                               |                             |                                | •••                            |                                |      |                                                                                        |
|                                                               | t <sub>DESATfilter,1E</sub> | 5286                           | 5575                           | 5895                           | ns   |                                                                                        |
|                                                               | t <sub>DESATfilter,1F</sub> | 5667                           | 5975                           | 6316                           | ns   |                                                                                        |
| DESAT1 sense to <i>FLT_N</i><br>low delay                     | t <sub>DESAT1FLT</sub>      | 623                            | 743                            | 883                            | ns   | $V_{\text{FLT}_{N}} = 30\%, I_{\text{FLT}_{N}}$<br>= 5 mA, $t_{\text{DESATfilter,04}}$ |
| DESAT2 sense to <i>FLT_N</i><br>low delay                     | t <sub>DESAT2FLT</sub>      | 673                            | 793                            | 933                            | ns   | C <sub>FLT_N</sub> = 100 pF                                                            |
| DESAT1 sense to <i>OFF</i><br>low delay, Soft-off             | t <sub>DESAT1OUTS</sub>     | 287 + t <sub>DESATfilter</sub> | 333 + t <sub>DESATfilter</sub> | 382 + t <sub>DESATfilter</sub> | ns   | $V_{\text{OUT}} = 80\%, C_{\text{LOAD}} = 100 \text{ pF}, t_{\text{FAULTOFF,n}} = 0$   |
| DESAT2 sense to <i>OFF</i><br>low delay, Soft-off             | t <sub>DESAT2OUTS</sub>     | 337 + t <sub>DESATfilter</sub> | 383 + t <sub>DESATfilter</sub> | 432 + t <sub>DESATfilter</sub> | ns   | μs, I <sub>CSOFF,15</sub>                                                              |
| DESAT1 sense to <i>OFF</i><br>low delay , TLTOff,             | t <sub>DESAT1OUTT3</sub>    | 294 + t <sub>DESATfilter</sub> | 359 + t <sub>DESATfilter</sub> | 427 + t <sub>DESATfilter</sub> | ns   | $V_{\text{OUT}} = 80\%, C_{\text{LOAD}} = 100 \text{ pF}, t_{\text{FAULTOFF},n} = 0$   |
| 1ED3830M                                                      |                             |                                |                                |                                |      | $\mu$ s, <b>TLTOC1</b> .TLTO_RA<br>= $3_H$ , <b>TLTOC1</b> .TLTO_V                     |
| DESAT1 sense to <i>OFF</i><br>low delay , TLTOff,<br>1ED3860M | t <sub>DESAT1OUTT6</sub>    | 324 + t <sub>DESATfilter</sub> | 389 + t <sub>DESATfilter</sub> | 457 + t <sub>DESATfilter</sub> | ns   | = 13 <sub>H</sub> ,<br><b>DRVCFG</b> .TLTO_GCH                                         |
| DESAT1 sense to <i>OFF</i><br>low delay , TLTOff,<br>1ED3890M | t <sub>DESAT1OUTT9</sub>    | 354 + t <sub>DESATfilter</sub> | 419 + t <sub>DESATfilter</sub> | 487 + t <sub>DESATfilter</sub> | ns   | — = 3 <sub>H</sub>                                                                     |
|                                                               | t <sub>DESAT2OUTT3</sub>    | 344 +                          | 409 +                          | 477 +                          | ns   |                                                                                        |
|                                                               |                             | t <sub>DESATfilter</sub>       | t <sub>DESATfilter</sub>       | t <sub>DESATfilter</sub>       |      |                                                                                        |

## Datasheet



**5 Electrical parameters** 

Table 15 (continued) Desaturation protection

| Parameter                                                     | Symbol                   |                                | Values                         |                                | Unit | Note or Test                                                                                    |
|---------------------------------------------------------------|--------------------------|--------------------------------|--------------------------------|--------------------------------|------|-------------------------------------------------------------------------------------------------|
|                                                               |                          | Min.                           | Тур.                           | Max.                           |      | Condition                                                                                       |
| DESAT2 sense to <i>OFF</i> low delay , TLTOff, 1ED3830M       |                          |                                |                                |                                |      |                                                                                                 |
| DESAT2 sense to <i>OFF</i> low delay , TLTOff, 1ED3860M       | t <sub>DESAT2OUTT6</sub> | 374 + t <sub>DESATfilter</sub> | 439 + t <sub>DESATfilter</sub> | 507 + t <sub>DESATfilter</sub> | ns   |                                                                                                 |
| DESAT2 sense to <i>OFF</i><br>low delay , TLTOff,<br>1ED3890M | t <sub>DESAT2OUTT9</sub> | 404 + t <sub>DESATfilter</sub> | 469 + t <sub>DESATfilter</sub> | 537 + t <sub>DESATfilter</sub> | ns   |                                                                                                 |
| DESAT1 sense to <i>OFF</i><br>low delay, hard switch-<br>off  | t <sub>DESAT1OUTH</sub>  | 267 + t <sub>DESATfilter</sub> | 314 + t <sub>DESATfilter</sub> | 359 + t <sub>DESATfilter</sub> | ns   | $V_{\text{OUT}} = 80\%, C_{\text{LOAD}} = 100 \text{ pF}, t_{\text{FAULTOFF},n} = \mu \text{s}$ |
| DESAT2 sense to <i>OFF</i> low delay, hard switch-off         | t <sub>DESAT2OUTH</sub>  | 317 + t <sub>DESATfilter</sub> | 364 + t <sub>DESATfilter</sub> | 409 + t <sub>DESATfilter</sub> | ns   |                                                                                                 |

## **Datasheet**





#### Two-level turn-off 5.4.7

#### Table 16 Two-level turn-off

| Parameter <sup>1)</sup>               | Symbol                 | Symbol Values |       |      |      | Note or Test                                                                                 |  |
|---------------------------------------|------------------------|---------------|-------|------|------|----------------------------------------------------------------------------------------------|--|
|                                       |                        | Min.          | Тур.  | Max. |      | Condition                                                                                    |  |
| Two-level turn-off time <sup>2)</sup> | t <sub>TLTOff,00</sub> | _             | 0     | _    | μs   | TLTOC2.TLTO_T;                                                                               |  |
|                                       | t <sub>TLTOff,01</sub> | -5%           | 0.25  | +5%  | μs   | $C_{\text{LOAD}} = 100 \text{ pF};$<br>$t_{\text{MININ,0}}; V_{\text{VCC2}} = 15 \text{ V};$ |  |
|                                       |                        | _             |       | _    |      | $V_{\text{VEE2}} = -8 \text{ V}; V_{\text{VCC1}}$<br>= 5 V; $RA_{\text{TLTOff,3}}$ ;         |  |
|                                       | t <sub>TLTOff,1E</sub> | -5%           | 7.50  | +5%  | μs   |                                                                                              |  |
|                                       | t <sub>TLTOff,1F</sub> | -5%           | 7.75  | +5%  | μs   | $RB_{TLTOff,0}; V_{TLTOff,13}$                                                               |  |
| Two-level turn-off ramp A             | RA <sub>TLTOff,0</sub> | _             | 7.5   | _    | V/µs | TLTOC1.TLTO_RA                                                                               |  |
|                                       | RA <sub>TLTOff,1</sub> | _             | 15    | _    | V/µs |                                                                                              |  |
|                                       | RA <sub>TLTOff,2</sub> | _             | 30    | _    | V/µs |                                                                                              |  |
|                                       | RA <sub>TLTOff,3</sub> | _             | 60    | _    | V/µs |                                                                                              |  |
| Two-level turn-off ramp B             | RB <sub>TLTOff,4</sub> | _             | 7.5   | _    | V/µs | TLTOC2.TLTO_RB                                                                               |  |
|                                       | RB <sub>TLTOff,5</sub> | _             | 15    | _    | V/µs |                                                                                              |  |
|                                       | RB <sub>TLTOff,6</sub> | _             | 30    | _    | V/µs |                                                                                              |  |
|                                       | RB <sub>TLTOff,7</sub> | _             | 60    | _    | V/µs |                                                                                              |  |
|                                       | RB <sub>TLTOff,0</sub> | -             | max   | -    | V/µs | hard switch-off, not<br>controlled, compare<br>to driver fall time                           |  |
| Two-level turn-off plateau            | V <sub>TLTOff,00</sub> | _             | 4.25  | _    | V    | TLTOC1.TLTO_V                                                                                |  |
| voltage                               | V <sub>TLTOff,01</sub> | _             | 4.5   | _    | V    |                                                                                              |  |
|                                       |                        |               |       |      |      |                                                                                              |  |
|                                       | V <sub>TLTOff,1E</sub> | _             | 11.75 | _    | V    |                                                                                              |  |
|                                       | V <sub>TLTOff,1F</sub> | _             | 12.0  | _    | V    |                                                                                              |  |

Parameter is not subject to production test - verified by design/characterization 1)

<sup>2)</sup> Two-level turn-off time defined as: Time from turn-off threshold ( $V_{IN}$ =30%) to output off detection threshold ( $V_{\text{OFF}}$ = $V_{\text{VEE2}}$ +2 V) minus turn-off propagation delay  $t_{\text{PDOFF}}$ 

## **Datasheet**

**5 Electrical parameters** 



## **5.4.8 Soft-off current source**

Soft-off current source values specified at OFF pin at  $V_{OFF}$  = 3 V with unipolar supply of  $V_{VCC2}$  = 15 V.

Table 17 Current source turn-off

| Parameter               | Symbol                |      | Values |      | Unit | Note or Test     |
|-------------------------|-----------------------|------|--------|------|------|------------------|
|                         |                       | Min. | Тур.   | Max. |      | Condition        |
| Soft-off current source | I <sub>CSOFF,0</sub>  | 10   | 15     | 19   | mA   | CSSOFCFG.CSSOFF_ |
| current 1ED3830M        | I <sub>CSOFF,1</sub>  | 24   | 29     | 36   | mA   |                  |
|                         | I <sub>CSOFF,2</sub>  | 35   | 44     | 52   | mA   |                  |
|                         | I <sub>CSOFF,3</sub>  | 47   | 58     | 70   | mA   |                  |
|                         | I <sub>CSOFF,4</sub>  | 58   | 73     | 87   | mA   |                  |
|                         | I <sub>CSOFF5</sub>   | 70   | 87     | 105  | mA   |                  |
|                         | I <sub>CSOFF,6</sub>  | 82   | 102    | 122  | mA   |                  |
|                         | I <sub>CSOFF,7</sub>  | 93   | 116    | 140  | mA   |                  |
|                         | I <sub>CSOFF,8</sub>  | 105  | 131    | 157  | mA   |                  |
|                         | I <sub>CSOFF,9</sub>  | 116  | 146    | 175  | mA   |                  |
|                         | I <sub>CSOFF,10</sub> | 128  | 160    | 192  | mA   |                  |
|                         | I <sub>CSOFF,11</sub> | 140  | 175    | 210  | mA   |                  |
|                         | I <sub>CSOFF,12</sub> | 151  | 189    | 227  | mA   |                  |
|                         | I <sub>CSOFF,13</sub> | 163  | 204    | 245  | mA   |                  |
|                         | I <sub>CSOFF,14</sub> | 175  | 218    | 262  | mA   |                  |
|                         | I <sub>CSOFF,15</sub> | 186  | 233    | 280  | mA   |                  |
| Soft-off current source | I <sub>CSOFF,0</sub>  | 22   | 29     | 36   | mA   | CSSOFCFG.CSSOFF_ |
| current 1ED3860M        | I <sub>CSOFF,1</sub>  | 45   | 58     | 72   | mA   |                  |
|                         | I <sub>CSOFF,2</sub>  | 70   | 87     | 105  | mA   |                  |
|                         | I <sub>CSOFF,3</sub>  | 93   | 116    | 140  | mA   |                  |
|                         | I <sub>CSOFF,4</sub>  | 116  | 146    | 175  | mA   |                  |
|                         | I <sub>CSOFF,5</sub>  | 140  | 175    | 210  | mA   |                  |
|                         | I <sub>CSOFF,6</sub>  | 163  | 204    | 245  | mA   |                  |
|                         | I <sub>CSOFF,7</sub>  | 186  | 233    | 280  | mA   |                  |
|                         | I <sub>CSOFF,8</sub>  | 210  | 262    | 314  | mA   |                  |
|                         | I <sub>CSOFF,9</sub>  | 233  | 291    | 349  | mA   |                  |
|                         | I <sub>CSOFF,10</sub> | 256  | 320    | 384  | mA   |                  |
|                         | I <sub>CSOFF,11</sub> | 280  | 349    | 419  | mA   |                  |
|                         | I <sub>CSOFF,12</sub> | 303  | 379    | 454  | mA   |                  |
|                         | I <sub>CSOFF,13</sub> | 326  | 408    | 489  | mA   |                  |
|                         | I <sub>CSOFF,14</sub> | 349  | 437    | 524  | mA   |                  |

## **Datasheet**

## **5 Electrical parameters**



(continued) Current source turn-off Table 17

| Parameter               | Symbol                |      | Values |      | Unit | Note or Test      |
|-------------------------|-----------------------|------|--------|------|------|-------------------|
|                         |                       | Min. | Тур.   | Max. |      | Condition         |
|                         | I <sub>CSOFF,15</sub> | 373  | 466    | 559  | mA   |                   |
| Soft-off current source | I <sub>CSOFF,0</sub>  | 34   | 44     | 54   | mA   | CSSOFCFG.CSSOFF_I |
| current 1ED3890M        | I <sub>CSOFF,1</sub>  | 70   | 87     | 105  | mA   |                   |
|                         | I <sub>CSOFF,2</sub>  | 105  | 131    | 157  | mA   |                   |
|                         | I <sub>CSOFF,3</sub>  | 140  | 175    | 210  | mA   |                   |
|                         | I <sub>CSOFF,4</sub>  | 175  | 218    | 262  | mA   |                   |
|                         | I <sub>CSOFF,5</sub>  | 210  | 262    | 314  | mA   |                   |
|                         | I <sub>CSOFF,6</sub>  | 245  | 306    | 367  | mA   |                   |
|                         | I <sub>CSOFF,7</sub>  | 280  | 349    | 419  | mA   |                   |
|                         | I <sub>CSOFF,8</sub>  | 314  | 393    | 472  | mA   |                   |
|                         | I <sub>CSOFF,9</sub>  | 349  | 437    | 524  | mA   |                   |
|                         | I <sub>CSOFF,10</sub> | 384  | 480    | 577  | mA   |                   |
|                         | I <sub>CSOFF,11</sub> | 419  | 524    | 629  | mA   |                   |
|                         | I <sub>CSOFF,12</sub> | 454  | 568    | 681  | mA   |                   |
|                         | I <sub>CSOFF,13</sub> | 489  | 612    | 734  | mA   |                   |
|                         | I <sub>CSOFF,14</sub> | 524  | 655    | 786  | mA   |                   |
|                         | I <sub>CSOFF,15</sub> | 559  | 699    | 839  | mA   |                   |

#### 5.4.9 **Over-temperature protection**

Table 18 Over-temperature protection and over-temperature warning

| Parameter <sup>1)</sup>           | Symbol             |      | Values |      | Unit | Note or Test   |
|-----------------------------------|--------------------|------|--------|------|------|----------------|
|                                   |                    | Min. | Тур.   | Max. |      | Condition      |
| Over-temperature protection level | $T_{OTPOFF}$       | 150  | 160    | 170  | °C   |                |
| Over-temperature warning          | T <sub>OTW,7</sub> | _    | 95     | _    | °C   | OTWCFG.OTW_LVL |
| level                             | T <sub>OTW,6</sub> | _    | 101    | -    | °C   |                |
|                                   | T <sub>OTW,5</sub> | _    | 108    | _    | °C   |                |
|                                   | T <sub>OTW,4</sub> | _    | 114    | -    | °C   |                |
|                                   | T <sub>OTW,3</sub> | _    | 120    | -    | °C   |                |
|                                   | $T_{\text{OTW,2}}$ | _    | 127    | _    | °C   |                |
|                                   | T <sub>OTW,1</sub> | _    | 134    | -    | °C   |                |
|                                   | T <sub>OTW,0</sub> | _    | 140    | _    | °C   |                |

## **Datasheet**

# **(infineon**

## **5 Electrical parameters**

1) Parameter is not subject to production test - verified by design/characterization

## 5.4.10 ADC measurement

## Table 19 ADC voltage and temperature measurement

| Parameter <sup>1)</sup>             | Symbol                  |      | Values |      | Unit | Note or Test<br>Condition                            |
|-------------------------------------|-------------------------|------|--------|------|------|------------------------------------------------------|
|                                     |                         | Min. | Тур.   | Max. |      |                                                      |
| Internal ADC voltage max            | V <sub>ADCINTmax</sub>  | -    | 38.67  | -    | V    | ADCMVCC2/<br>ADCMGND2/<br>ADCMVDIF = FF <sub>H</sub> |
| Internal ADC voltage resolution     | V <sub>ADCINTres</sub>  | -    | 151.5  | -    | mV   |                                                      |
| External ADC voltage max            | $V_{ADCEXTmax}$         | _    | 2.86   | -    | ٧    | ADCMVEXT = FF <sub>H</sub>                           |
| External ADC voltage resolution     | V <sub>ADCEXTres</sub>  | -    | 11.2   | -    | mV   |                                                      |
| Internal temperature ADC max        | T <sub>ADCTEMPmax</sub> | 140  | 150    | 160  | °C   | ADCMTEMP = 84 <sub>H</sub>                           |
| Internal temperature ADC<br>min     | T <sub>ADCTEMPmin</sub> | -    | -40    | -    | °C   | <b>ADCMTEMP</b> = 49 <sub>H</sub>                    |
| Internal temperature ADC resolution | T <sub>ADCTEMPres</sub> | -    | 3.21   | -    | °C   |                                                      |

<sup>1)</sup> Parameter is not subject to production test - verified by design/characterization

### **Datasheet**

**6 Insulation characteristics** 



## 6 Insulation characteristics

The following isolation classes are available for the 1ED38x0Mc12M family (X3 Digital).

Table 20 Product isolation classes

| Product name | Marking  | Insulation characteristics   | Values specified in | UL values |
|--------------|----------|------------------------------|---------------------|-----------|
| 1ED38x0MU12M | 38x0MU12 | UL 1577 certified insulation | -                   | Table 23  |
| 1ED38x0MC12M | 38x0MC12 | Reinforced insulation        | Table 22            | Table 23  |

## Table 21 Safety limiting values

This coupler is suitable for rated insulation only within the given safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

| Description                                                      | Symbol           | Characteristic | Unit |
|------------------------------------------------------------------|------------------|----------------|------|
| Maximum ambient safety temperature                               | T <sub>S</sub>   | 150            | °C   |
| Maximum input-side power dissipation at $T_A = 25$ °C            | P <sub>SI</sub>  | 100            | mW   |
| Maximum output-side power dissipation at $T_A = 25^{\circ}C^{1}$ | P <sub>SO</sub>  | 1000           | mW   |
| Maximum driver output current (ON, OFF) <sup>2)</sup>            | I <sub>OUT</sub> |                | А    |
| 1ED3830MC                                                        |                  | 2.4            |      |
| 1ED3860MC                                                        |                  | 4.8            |      |
| 1ED3890MC                                                        |                  | 7.2            |      |

<sup>1)</sup> IC output-side power dissipation is derated linearly at 8 mW/°C above 65 °C

# 6.1 Certified according to VDE 0884-11 reinforced insulation (Certificate no. 40053980)

Valid for parts with part name 1ED38x0MC12M, x indicate different variants.

This coupler is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

Table 22 Reinforced insulation according to VDE 0884-11

| Description                                         | Symbol | Characteristic | Unit |
|-----------------------------------------------------|--------|----------------|------|
| Installation classification per EN 60664-1, Table 1 |        |                | -    |
| for rated mains voltage ≤ 150 V (rms)               |        | I-IV           |      |
| for rated mains voltage ≤ 300 V (rms)               |        | I-IV           |      |
| for rated mains voltage ≤ 600 V (rms)               |        | 1-111          |      |
| for rated mains voltage ≤1000 V (rms)               |        | 1-11           |      |
| Climatic classification                             |        | 40/125/21      | -    |
| Pollution degree (EN 60664-1)                       |        | 2              | -    |
| Minimum external clearance                          | CLR    | >8             | mm   |
| Minimum external creepage                           | CPG    | >8             | mm   |
| Minimum comparative tracking index                  | СТІ    | 400            | _    |

<sup>2)</sup> Maximum pulse length of  $t = 5 \mu s$ 

## **Datasheet**

## 6 Insulation characteristics



Table 22 (continued) Reinforced insulation according to VDE 0884-11

| Description                                                                                                                        | Symbol            | Characteristic     | Unit     |
|------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|----------|
| Apparent charge, method a                                                                                                          | q <sub>C</sub>    | <5                 | pC       |
| $V_{\text{pd(ini),a}} = V_{\text{IOTM}}, V_{\text{pd(m)}} = 1.6 \times V_{\text{IORM}}, t_{\text{ini}} = 1 \text{ min}$            |                   |                    |          |
| Apparent charge, method b                                                                                                          | $q_{C}$           | <5                 | pC       |
| $V_{\text{pd(ini)},b} = V_{\text{IOTM}} \times 1.2, V_{\text{pd(m)}} = 1.875 \times V_{\text{IORM}}, t_{\text{ini}} = 1 \text{ s}$ |                   |                    |          |
| Isolation resistance at T <sub>A,max</sub>                                                                                         | R <sub>IO</sub>   | > 10 <sup>11</sup> | Ω        |
| Isolation resistance at T <sub>S</sub>                                                                                             | R <sub>IO_S</sub> | > 109              | Ω        |
| Maximum rated transient isolation voltage                                                                                          | $V_{IOTM}$        | 8000               | V (peak) |
| Maximum repetitive insulation voltage                                                                                              | $V_{IORM}$        | 1767               | V (peak) |
| Maximum surge isolation voltage for reinforced isolation                                                                           | $V_{IOSM}$        | 6875               | V (peak) |
| $V_{TEST} = V_{IOSM} \times 1.6$                                                                                                   |                   |                    |          |
| Insulation capacitance                                                                                                             | $C_{1O}$          | 1.7                | pF       |

## 6.2 Recognized under UL 1577 (File E311313)

## Table 23 Recognized under UL 1577

| Description                        | Symbol                 | Characteristic | Unit    |
|------------------------------------|------------------------|----------------|---------|
| Insulation withstand voltage/1 min | V <sub>ISO</sub>       | 5700           | V (rms) |
| Insulation test voltage/1 s        | V <sub>ISO, TEST</sub> | 6840           | V (rms) |

## **Datasheet**

7 Package information



### **Package information** 7



Figure 17 PG-DSO-16-28/33 - 300 mil 16-pin fine pitch plastic green dual small outline package

## **Revision history**

### **Revision History** Reference **Description** Change footnotes to tablenotes, added parameter $V_{OFFSET}$ v2.1 (2021-02-15)Product links and certification information update (2021-09-01)New version number schema: Target/Preliminary datasheet: 0.XY; Final datasheet: 1.XY Certification information update (VDE certification) 1.10 (2021-10-08) Fix unit and conditions in certification table according to standards Related product list update

### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2021-10-08 Published by Infineon Technologies AG 81726 Munich, Germany

© 2021 Infineon Technologies AG All Rights Reserved.

Do you have a question about any aspect of this document?

 ${\bf Email: erratum@infineon.com}$ 

Document reference IFX-ccp1584346659888

### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.