#### NTU GIEE

# Computer-Aided VLSI System Design Midterm Examination 2013.11.06

| Name       |  |  |  |
|------------|--|--|--|
|            |  |  |  |
| Student ID |  |  |  |

# **Instructions**

This is a <u>CLOSED</u> book exam. The exam is to be completed in 90 minutes. If you need scratch paper, just use the blank parts of these pages; show all of your work on these pages. Before you start writing, please check if you have all 12 pages of the exam.

Score Board (to be filled by TAs)

|           | Points | Score |           | Points | Score |
|-----------|--------|-------|-----------|--------|-------|
| Problem 1 | 18     |       | Problem 5 | 10     |       |
| Problem 2 | 15     |       | Problem 6 | 10     |       |
| Problem 3 | 10     |       | Problem 7 | 15     |       |
| Problem 4 | 10     |       | Problem 8 | 12     |       |
|           |        |       | Total     | 100    |       |

## 1. <General Concept> (18%)

A. Briefly explain the following terms using a few sentences.

- (a) (3pts) What is *Combinational Loop*?
- (b) (3pts) What is **Boundary Optimization**?
- (c) (3pts) What is Fault Coverage?
- (d) (3pts) Explain how to reduce timing on critical path by pipelining technique?
- (a) (20131009\_CVSD\_L6\_Synthesizable\_Coding.pdf 第 37 頁)

An output of a combinational block feeds back to an input of the same block.

Bad: Combinational processes are looped



(b) (20131009\_CVSD\_L6\_Synthesizable\_Coding.pdf 第 9 頁)

Optimize across boundaries

- 1. Remove logic driving unconnected outputs
- 2. Remove redundant inverters
- 3. Propagates constants to reduce logic
- Remove logic driving unconnected outputs



Remove redundant inverters



Propagates constants to reduce logic

- (c) (20131030\_CVSD\_LA\_Testing.pdf 第 28 頁)  $Fault Coverage = \frac{number of detected faults}{total number of faults}$
- (d) (20131009\_CVSD\_L5\_Design\_Guideline.pdf 第 15 頁)
  - 1. Gain throughput & clock speed
  - 2. Feedback loops can't be pipelined





#### B. Setup time and hold time:

Assume that the timing characteristics of the two flip-flops in the circuit are the same. Their timing diagrams can be described as follows:



 $T_1=0.5$ ns  $T_2=0.5$ ns

If the circuit in the below operates at the clock frequency of **125MHz without** any timing violation:



- (a) (3pts) Write the timing inequality for setup time.
- (b) (3pts) Write the timing inequality for hold time.

(a) 
$$T_{\text{setup}} < T_{\text{clock}} - T_{\text{cq}} - T_{\text{logic}}$$

$$T_{clock} = 1000/125 = 8.0$$
ns  $T_{logic} = 4.0$ ns  $+2.0$ ns  $= 6.0$ ns  $T_{cq} = T_1 + T_2 = 1.0$ ns

$$\rightarrow$$
T<sub>setup</sub> < 8.0ns - 1.0ns - 6.0ns = 1.0ns

(b) 
$$T_{cq,cd} + T_{logic,cd} > T_{hold}$$

$$T_{logic,cd} = 3.0$$
ns + 2.0ns = 5.0ns  $T_{cq,cd} = T_1 = 0.5$ ns

→ 
$$0.5$$
ns +  $5.0$ ns =  $5.5$ ns >  $T_{hold}$ 

# 2. <Verilog HDL -Code Debugging> (15%)

A. (10pts) Identify syntax errors, correct them and explain: 1pt for each. Identify inappropriate code (or semantics errors), correct them and explain: 1pt for each.

B. (5pts) Finish the waveform below based on the circuit in part A. Note that you should use the decimal number representation to answer (such as 16'd0). Use "xx" to indicate values that cannot be determined from the information given.



# 3. <Verilog HDL -Simulation> (10%)

The bellow is the behavior code from a testbench. Draw the waveform before 80ns.

```
always@(posedge clk) begin

c <= a;

d <= #5 a^b;

#5 e <= c;

f <= @(negedge clk) a & d;

@(negedge clk) g <= a | d;

end
```

#### Red Line: Unknown



#### **NTU GIEE**

# 4. <Verilog HDL –Testbench Writing> (15%)

Complete the key initial/always blocks testbench to generate the following waveform and control the progress of simulation. Assume every necessary identifier has been declared, and the array of **mem** and **exp** is pre-loaded in another initial block at zero time. (Hint: Generate **clk** and **i** independently. Use different initial/always constructs for each of the rest signals: **vec\_i**, **expect**, **compare**, and **err\_num**. Remember to call system tasks at final).



Check at posedge clk when compare is 1'b1 \$display( "error num: %" , err\_num);

## 5. < Logic Synthesis + Blocking & Non-Blocking > (10%)

In the following table, the left column show some pieces of Verilog RTL code. Please draw the corresponding circuits in the right column. You can use AND, OR, NAND, NOR, XOR, XNOR, NOT, MUX in the circuit diagram.



#### 6. <Synthesis Issues> (10%)

(a) (6pts) The "multiple design instance" warning message results from using the same HDL description to represent more than one design instance. How would you handle it? Explain the property of each method. (Hint: There are **three** methods)

(20131023\_CVSD\_L9\_SynthesisPart2b.pdf 第 35~40 頁)

Dont\_touch: Hierarchy will be maintained.

During design optimization, the dont\_touch block will not be re-optimized.

If dont\_touch is placed on an unmapped design, the design will remain unmapped.

If you want to preserve the hierarchy & source sharing, use dont\_touch.

Ungroup: Remove a single level of hierarchy

Does not preserve the hierarchy

Take more memory and compile time

If you want your design to have the BEST result, recommend to use ungroup, but it needs the most memory and compile time.

Uniquify: Create a unique design file for each instance

May select one cell or entire design hierarchy to be Uniquify

It is the easiest way to fix "multiple design instance", but needs much

memory & compile time.

(b) (2pts) If we specify the clock to be 5.0ns during synthesis, the timing report shows that the constraints has been **met**. However, the gate-level simulation passed at 4.0ns with one set of test data. Is this possible? Why or why not?

It is possible to pass at 4.0ns with one set of test data.

(c) (2pts) Use a simple example to explain how **retiming** improves the performance of a sequential circuit.

(20131016\_CVSD\_L7\_SynthesisPart1.pdf 第 34~36 頁)

Retime registers from input to output of a gate or vice versa (does not affect the gate functionality) to have a larger combinational logic block.

- Relocating registers to explore optimality
- —Cheap due to structural operation instead of functional operation

# 7. <Timing Analysis> (15%)

Calculate the arrival time, required time, and slack at each gate output. Assume the delays of NAND gates and NOR gates are 4ns and 3ns, respectively. The arrival time at primary inputs is 0ns, and the required time at primary outputs is 12ns.



| X1: | Arrival | <u>Ons</u>  | _; Required | <u>-2ns</u> | ; Slack   | <u>-2ns</u> |
|-----|---------|-------------|-------------|-------------|-----------|-------------|
| X2: | Arrival | <u>Ons</u>  | _; Required | <u>-2ns</u> | ; Slack   | <u>-2ns</u> |
| X3: | Arrival | <u>Ons</u>  | _; Required | <u>-3ns</u> | ; Slack   | <u>-3ns</u> |
| X4: | Arrival | <u>Ons</u>  | _; Required | <u>-3ns</u> | ; Slack   | <u>-3ns</u> |
| Y1: | Arrival | <u>3ns</u>  | _; Required | <u> 1ns</u> | ; Slack _ | <u>-2ns</u> |
| Y2: | Arrival | 4ns         | _; Required | <u>1ns</u>  | ; Slack _ | <u>-3ns</u> |
| Y3: | Arrival | 8ns         | _; Required | <u>5ns</u>  | ; Slack _ | <u>-3ns</u> |
| Y4: | Arrival | <u>11ns</u> | _; Required | <u>8ns</u>  | ; Slack _ | <u>-3ns</u> |
| Z1: | Arrival | <u>15ns</u> | _; Required | <u>12ns</u> | ; Slack _ | <u>-3ns</u> |
| Z2: | Arrival | <u>15ns</u> | _; Required | <u>12ns</u> | ; Slack _ | <u>-3ns</u> |

Please identify the critical paths (with slack less than 0).

$$X_3, X_4 \rightarrow Y_2 \rightarrow Y_4 \rightarrow Z_1, Z_2$$

## 8. < Design for Testability> (12%)

A. Given the circuit below, please answer the following questions.



- (a) (2pts)How many stuck-at faults (SSF) are in the circuit?
- (b) (4pts) Generate all possible test patterns for fault  $n_1/0$ .
- (c) (4pts) Generate all possible test patterns for fault  $n_2/0$ .
- (d) (2pts) What is the fault coverage for patterns generated for fault  $n_3/1$ ?
- (a)  $8 \times 2 = 16$
- (b) Activation:  $n_1 = 1 \rightarrow A_3 = 0 \& A_2 = 0$

Propagation:  $n_3 = 1 \rightarrow (n_2, A_2) = (1,0) (0,1) (0,0) \rightarrow (A_1, A_2) = (0,0) \text{ or } (1,1) (1,0)$ 

Patterns  $(A_0,A_1,A_2,A_3)$ : (0,0,0,0) (1,1,0,0) (1,0,0,0)

(c) Activation:  $n_2 = 1 \rightarrow A_1 = 0 \& A_0 = 1$ 

Propagation:  $n_1 = 1 \rightarrow A_3 = 0 \& A_2 = 0$ 

Patterns  $(A_0, A_1, A_2, A_3) : (1,0,0,0)$ 

(d) Activation:  $n_3 = 0 \rightarrow n_2 = 1 \& A_0 = 1 \rightarrow A_1 = 0 \& A_0 = 1$ 

Propagation:  $n_1 = 1 \rightarrow A_3 = 0 \& A_2 = 0$ 

Patterns  $(A_0, A_1, A_2, A_3)$ : (1,0,0,0)



NTU GIEE Computer-Aided VLSI System Design, Fall 13

 $n_3$  = 0  $\rightarrow$ , faults cannot propagate through  $n_1$ , remove {  $n_1/0$ ,  $A_2/1$ ,  $A_3/1$ }

FC = 5/16 (detect 4 faults: {A<sub>0</sub>/0, A<sub>1</sub>/1, n<sub>2</sub>/0, n<sub>3</sub>/1, Y/0} out of 16 faults)