

# Mini Project Report

ARITHMETIC LOGIC UNIT

# Alberto Arriaga Felix (861181553)

EE120A Section 025

TA: Linchao Liao

Lab Partner: Amit Gupta

# **Specifications**

Our challenge for this mini project was to design and implement an Arithmetic Logic Unit (ALU). We are required to complete this project using all of the knowledge we've gained so far in the laboratory, and additional individual research on the topic.

An ALU is a digital circuit that performs a specified set of arithmetic and bitwise logical operations on integer binary numbers called operands. It is a fundamental block in most computer systems. An ALU has a variety of input and output nets, which are the shared electrical connections used to convey digital signals between the ALU and external circuitry. When an ALU is operating, external circuits apply signals to the ALU inputs and, in response, the ALU produces and conveys signals to external circuitry via its outputs.

A basic ALU has three parallel data buses consisting of two input operands (A and B) and a result output (R). The values of the operands A and B in this case are specifically chosen by the user using the ALU via hardware components. There must be registers inside the ALU to store the operands A and B in order for operations to be performed on them. In the circuit there must also be exist an input OpCode, which conveys to the ALU an operation selection code that enumerates the data manipulation that is to be performed on the operands.

The ALU specifications for this project are as follows;

- Two Operands inputs A and B (8bits each)
- 8 arithmetic data manipulations
- 4 bitwise logical operations
- One output R (8bits) to be displayed on 8 LEDS.

This ALU is to be designed to run on simulation using the Xilinx Testbench environment, and hardware on the Basys FPGA Board.





#### **DESIGN AND ARCHITECTURE**

To achieve the specifications of this project first we must reduce the problem to its most basic components.

For this ALU we will have the following inputs and outputs;

## Inputs:

- Two input operands (A, B [8bits]).
- Two input buttons to store data (StoreA, StoreB [1bit])
- Opcode selection [3bits for Arithmetic] [2bits for Logical].
- Two input buttons to display manipulations (DisplayA, DisplayL [1bit])

## Outputs:

- A status notification that shows the values of the operands in memory (Status [8bits]).
- Integer result (R [8bits]).

The following diagram shows inputs and outputs.



For this project we are limited on the hardware side to only 8 switches and 4 buttons for input, and 8 LEDs for output. We made the corresponding utilization choices for those elements in the above diagram.

Since we have a limited amount of switches, buttons and LEDs on the Basys board. We had to choose an architecture that would allow us to reuse all of the input and output elements on the board.

The switches on the board would be utilized for two purposes:

- Data input into Operands A and B.
- OpCode selection for data manipulation.

The buttons would be used for:

- Data storing actions for operands A and B
- Display actions for arithmetic or logical operations.

The LEDs would be used for:

- Displaying status of operands A and B in register file.
- Displaying result R, after data manipulations.



## Functions on Basys board:



Data input is done in [8bit] binary form via the switches.

StoreA is pressed to store the data currently on Data input switches to register A. StoreB is pressed to store the data currently on Data input switches to register B. Status LEDs show the data currently on register A or B when StoreA or Store B are pressed.



Opcode selections is done in [8x1bit] form via the switches.

DisplayA is pressed to perform the selected arithmetic operation on OpCode switches. DisplayL is pressed to perform the selected logical operation on OpCode switches. Output R LEDs show the result of the arithmetic or logical operations done by the ALU.

The following table shows the OpCodes for Arithmetic or Logical operations and their respective switch.

| Opcodes |            |    | Arithmetic |          |
|---------|------------|----|------------|----------|
| S2      | <b>S1</b>  | S0 | Operation  | Switch # |
| 0       | 0          | 0  | A + B      | 0        |
| 0       | 0          | 1  | A - B      | 1        |
| 0       | 1          | 0  | A + 1      | 2        |
| 0       | 1          | 1  | A - 1      | 3        |
| 1       | 0          | 0  | -A         | 4        |
| 1       | 0          | 1  | A*1        | 5        |
| 1       | 1          | 0  | A*2        | 6        |
| 1       | 1          | 1  | A/2        | 7        |
| Opcodes |            |    | Logical    |          |
| S2      | <b>s</b> 1 | s0 | Operation  | Switch # |
| х       | 0          | 0  | A AND B    | 0        |
| х       | 0          | 1  | A OR B     | 1        |
| х       | 1          | 0  | A XOR B    | 2        |
| Х       | 1          | 1  | NOT A      | 3        |

The basic design of our architecture:



We used the following components:

- Encoder
- Register File
- Input/Register Controller
- ALU

The Encoder takes the 8 switches and converts them from [8bit] input to [8x1bit] inputs. This makes it easier on the user when selecting an operation they want to perform with the ALU.

The Register File is used to store the operands A and B that are user specified using the buttons StoreA (B0) and StoreB (B1).

The Input Controller controls the input to the register file, which includes the selections of a specific register via the buttons StoreA (B0) and StoreB (B1).

The ALU is the basic component necessary for the arithmetic and logical operations, it is controlled by the buttons DisplayA (B3) and DisplayL (B2).

## **RECORDS**

The schematics of our design in Xilinx.

Main Schematic:



# ALU:



# Register File:



# Register Controller:



# Encoder Octal to 3bit Binary





```
57
                                                                                   CLKtest: Process
                                                                          58
                                                                                   Begin
                                                                          59
                                                                                      CLK <= '0';
                                                                                   Wait for 20ns;
                                                                          60
                                                                                      CLK <= '1';
                    Simulation Files
                                                                          61
                                                                          62
                                                                                   Wait for 20ns;
                    TestBench Code:
                                                                          63
                                                                                   End Process;
                                                                          64
     LIBRARY ieee;
                                                                          65
                                                                                   Datal: Process
16
     USE ieee.std_logic_1164.ALL;
                                                                          66
                                                                                   Begin
17
     USE ieee.numeric_std.ALL;
                                                                          67
                                                                                      Data <= "00000011";
     LIBRARY UNISIM;
                                                                          68
                                                                                   Wait for 100ns;
19
     USE UNISIM. Vcomponents. ALL;
                                                                                      Data <= "00000010";
                                                                          69
     ENTITY MiniProject_MiniProject_sch_tb IS
20
                                                                                   Wait for 100ns;
     END MiniProject_MiniProject_sch_tb;
21
                                                                                      Data <= "00000001";
                                                                          71
22
     ARCHITECTURE behavioral OF MiniProject_MiniProject_sch_tb IS
                                                                                   Wait for 100ns;
                                                                          72
23
                                                                          73
                                                                                      Data <= "00000010";
24
         COMPONENT MiniProject
                                                                          74
                                                                                   Wait for 100ns;
        PORT ( Data : IN STD_LOGIC_VECTOR (7 DOWNTO 0);
25
                                                                                      Data <= "00000100";
                COUT: OUT STD_LOGIC;
LED: OUT STD_LOGIC_VECTOR (7 DOWNTO 0);
                                                                          75
26
                                                                                   Wait for 100ns;
                                                                          76
27
                                                                          77
                                                                                     Data <= "00001000":
                BUTTON3 : IN STD_LOGIC;
CLK : IN STD_LOGIC;
28
                                                                                   Wait for 100ns;
                                                                          78
29
                BUTTON2 : IN STD_LOGIC;
BUTTON0 : IN STD_LOGIC;
                                                                          79
                                                                                      Data <= "00010000";
3.0
                                                                                   Wait for 100ns;
31
                                                                                      Data <= "00100000";
                                                                          81
                BUTTON1 : IN STD_LOGIC);
32
                                                                                   Wait for 100ns:
33
        END COMPONENT;
                                                                          82
                                                                                      Data <= "01000000";
                                                                          83
34
        SIGNAL Data : STD_LOGIC_VECTOR (7 DOWNTO 0);
SIGNAL COUT : STD_LOGIC;
SIGNAL LED : STD_LOGIC_VECTOR (7 DOWNTO 0);
                                                                          84
                                                                                   Wait for 100ns;
35
                                                                          85
                                                                                      Data <= "10000000";
36
                                                                          86
                                                                                   Wait for 100ns;
37
                                                                                      Data <= "00000001";
        SIGNAL BUTTON3 : STD_LOGIC;
                                                                          87
38
                                                                          88
                                                                                   Wait for 100ns;
39
        SIGNAL CLK : STD_LOGIC;
40
        SIGNAL BUTTON2 : STD_LOGIC;
                                                                          89
                                                                                      Data <= "00000010";
        SIGNAL BUTTONO : STD_LOGIC;
                                                                          90
                                                                                   Wait for 100ns;
41
        SIGNAL BUTTON1 : STD_LOGIC;
                                                                          91
                                                                                      Data <= "00000100";
43
                                                                          92
                                                                                   Wait for 100ns;
                                                                                      Data <= "00001000";
     BEGIN
                                                                          93
44
                                                                                   Wait:
4.5
                                                                          94
        UUT: MiniProject PORT MAP(
46
                                                                          95
                                                                                   End Process;
47
           Data => Data,
                                                                          96
48
            COUT => COUT,
                                                                          97
                                                                                   BUTTONOTest: Process
            LED => LED,
49
                                                                          98
                                                                                   Begin
           BUTTON3 => BUTTON3,
                                                                                      BUTTONO <= '1';
50
                                                                          99
            CLK => CLK,
51
                                                                         100
                                                                                   Wait for 100ns:
           BUTTON2 => BUTTON2,
52
                                                                         101
                                                                                     BUTTONO <= '0';
            BUTTONO => BUTTONO,
                                                                                   Wait;
53
                                                                         102
           BUTTON1 => BUTTON1
54
                                                                         103
                                                                                   End Process;
5.5
                                                                         104
                                                                         105
                                                                                   BUTTON1Test: Process
                                                                         106
                                                                                   Begin
                                                                         107
                                                                                      BUTTON1 <= '0':
                                                                                   Wait for 100ns;
                                                                         108
                                                                         109
                                                                                     BUTTON1 <= '1';
                                                                                   Wait for 100ns;
                                                                         110
                                                                                     BUTTON1 <= '0';
                                                                         111
                                                                                   Wait;
                                                                         112
                                                                         113
                                                                                   End Process;
                                                                        114
                                                                        115
                                                                        116
                                                                        117
                                                                                 BUTTON2Test: Process
                                                                        118
                                                                                 Begin
                                                                                    BUTTON2 <= '0';
                                                                        119
                                                                        120
                                                                                 Wait for lus;
                                                                        121
                                                                                   BUTTON2 <= '1';
                                                                        122
                                                                                 Wait for 400ns;
                                                                        123
                                                                                   BUTTON2 <= '0':
                                                                                 Wait;
                                                                        124
                                                                        125
                                                                                 End Process;
                                                                        126
                                                                        127
                                                                                 BUTTON3Test: Process
                                                                        128
                                                                                 Begin
                                                                                   BUTTON3 <= '0';
                                                                        129
                                                                        130
                                                                                 Wait for 200ns;
                                                                                   BUTTON3 <= '1';
                                                                        131
                                                                        132
                                                                                 Wait for 800ns;
                                                                        133
                                                                                   BUTTON3 <= '0';
                                                                                 Wait;
                                                                        134
                                                                        135
                                                                                 End Process;
                                                                        136
                                                                        137
                                                                        138
                                                                              -- *** Test Bench - User Defined Section ***
                                                                        139
                                                                                 th : PROCESS
                                                                        140
                                                                                   WAIT; -- will wait forever
                                                                        141
```

142

143 144 145 END PROCESS:

-- \*\*\* End Test Bench - User Defined Section \*\*\* PAGE 10

#### Simulation Waveform:



### Hardware Implementation constrains file:

```
NET "CLK" LOC = "p54";
 1
 2
 3
   NET "BUTTONO" LOC = "p69";
 4 NET "BUTTON1" LOC = "p48";
    NET "BUTTON2" LOC = "p47";
 5
 6
    NET "BUTTON3" LOC = "p41";
 7
 8
   NET "Data(7)" LOC = "p6";
   NET "Data(6)" LOC = "p10";
 9
10
    NET "Data(5)" LOC = "p12";
   NET "Data(4)" LOC = "p18";
11
12
   NET "Data(3)" LOC = "p24";
   NET "Data(2)" LOC = "p29";
13
    NET "Data(1)" LOC = "p36";
14
15
    NET "Data(0)" LOC = "p38";
16
17
    NET "LED(7)" LOC = "p2";
    NET "LED(6)" LOC = "p3";
18
19
    NET "LED(5)" LOC = "p4";
   NET "LED(4)" LOC = "p5";
20
21
    NET "LED(3)" LOC = "p7";
    NET "LED(2)" LOC = "p8";
22
23
    NET "LED(1)" LOC = "p14";
24
    NET "LED(0)" LOC = "p15";
```

## Hardware Demo:

StoreA 3 (11 bin) in Register A:



StoreB 1 (01 bin) in Register B:



DisplayA show A + B = 4 (100 bin):



DisplayA show A - B = 2 (10 bin):



DisplayL show A XOR B = 10 bin



DisplayL show NOT A = 1111100 bin



DisplayL show A AND B = 01 bin



#### **PROBLEMS**

The main problem we encountered was in how to utilize the limited amount of input switches and output leds to meet the specifications. We had started our original design thinking we only had 4 bit inputs for our operands, but that was later changed to 8bit input operands. We had to redesign and include the register file in order to implement 8bit input operands. Our previous register file also only had one output for the LEDs to show the contents of the registers. So we had to add data bus outputs for each register inside the register file and send those directly to the ALU for operations.

We also had problems implementing the extender, so we decided not to use an extender and give every operation inside the ALU its own separate components. That also made it easier to build the ALU, since we divided each operation into an encapsulated component.

#### **CONCLUSION**

Overall the design meets the specifications of the mini project. Everything works as intended, including negative numbers that are displayed in two's complement if ever an arithmetic operation results in a negative number. One of the ways to improve the design would be by adding the extender to the ALU. That would greatly decrease the number of components inside the ALU. Another way to improve the system would be adding error checking to the Opcode and Data inputs on the switches, so no strange states can be selected.

## MINI PROJECT TA QUESTION

## If one of the operation is A/3, please describe the design procedure.

The design procedure would be as follows:

We would need to use strength reduction to convert the operation of A/3 to basic shifter operations.

$$\frac{3}{10} = \frac{x}{512}$$

$$154 \rightarrow \frac{10010100}{100100}$$

$$1536 = 10x$$

$$x = 153.6$$

$$A(\frac{1}{3}) = \frac{(A^{*}128 + A^{*}16 + A^{*}8 + A^{*}2)}{512}$$

$$A(\frac{1}{3}) = \frac{(A^{*}128 + A^{*}16 + A^{*}8 + A^{*}2)}{512}$$

$$A(\frac{1}{3}) = \frac{(A(1) + (A(1) + (A(1)) + (A(1)))}{(779)}$$

This changes the multiplication of A(1/3) to a series of left shifts and a right shift. We already have a component dedicated to shifting in our design. We only would need to modify it slightly to account for higher magnitudes of left and right shifts.

The overall design of the component that would be included in our ALU would be: Input A, and Output F.

