

# Xilinx SystemC Qemu Co-Simulation

Revision - 3 2025-02-27

Embedded System Team ©[2023] Aldec, Inc.

#### **Abstract**

Description of a dedicated solution for Xilinx Zynq devices Co-Simulation with Riviera-PRO. It connects Xilinx QEMU via Remote Port to Riviera-PRO using Xilinx SystemC TLM library. This model can be directly simulated in Aldec Riviera-PRO which makes co-verification even simplier.

Meta Keywords TySOM, QEMU, PetaLinux

Related Products BFM, XTOR, TB, SV, SystemC, Verilog, VHDL, HES, Riviera-PRO, ZynqMP, Zynq7000

**Related Methodologies** Simulation, Cosimulation, Emulation

**Related Markets** Military, Aerospace, Avionics, Medical, Nu-clear, Transportation, Telecommunications, Embedded, Auto-motive, IoT, Edge Detection, Image Processing

**Aldec® Disclaimer:** The information provided in this document is provided in connection with Aldec's Hardware products. All solutions, designs, schematics, drawings, boards or other infor-mation provided by Aldec to Customer are intellectual property of Aldec, Inc. No license, express or implied, by estoppel, or otherwise, to any intellectual property right is granted to Customer by this document or in connection with the sale of Aldec products.

#### **Export Restriction**

Aldec, Inc. Hardware is not to be exported or re-exported, including reference images or accompanying documentation in any form without the appropriate government licenses, if required, and the expressed consent of Aldec, Inc. Purchaser warrants that it is not prohibited from receiving the Hardware under U.S. export laws and that it is not a national of a country subject to U.S. trade sanctions. Purchaser will not use the Hardware in a location that is the subject of U.S. trade sanctions that would cover the Hardware. Purchaser warrants that it is not subject to the U.S. Department of Commerce's table of deny orders or otherwise prohibited from obtaining goods of this sort from the United States.

#### **Resale Restriction**

Aldec, Inc. Hardware is not to be resold except within their assigned territory by distributors with a valid written distribution agreement with Aldec, Inc. Purchasers of the Hardware agree not to transfer the Hardware to any third party without express written consent of Aldec, Inc.

2/25/2010



# **Table of Contents**

| Table of Contents                                                     | 3  |
|-----------------------------------------------------------------------|----|
| Table of Figures                                                      | 3  |
| 1 Introduction                                                        |    |
| 2 Preparing co-simulation sources                                     |    |
| 2.1 Preparation of HW project                                         |    |
| 2.2 Running co-simulation                                             |    |
| 3 Known issues                                                        |    |
| About Aldec, Inc                                                      | 11 |
| Table of Figures                                                      |    |
| Figure 1: HW/SW co-simulation Environment with Riviera-PRO and QEMU   | 5  |
| Figure 2: View of the example Vivado block design (for TySOM-2-7Z100) | 7  |
| Figure 3: Addresses of AXI GPIO blocks (for TySOM-2-7Z100)            | 7  |
| Figure 4: Riviera waveform                                            | 8  |
| Figure 5: State of the LED vector after command execution             |    |



#### Resources

This solution is based on the *blog article* and some files created by Rick Wertenbroek. A detailed technical description can be found on the Wiki Xilinx *website*.

#### Requirements

- Aldec Riviera-Pro 2024.04
- Xilinx Vivado 2024.2
- Xilinx Petalinux 2024.2

Project was checked on a Ubuntu 22.04 LTS operating system



### 1 Introduction

Today's SoC FPGAs present new verification challenges for system, software and hardware engineers. Common issues related to HW/SW integration continue to increase, and yet they are only typically found in the methodology with the SoC FPGA running. Finding the issues in the methodology of testing is often too late and can cause project delays. The situation on FPGA chips market is unpredictable. The emulation tools is good way to solve time to market delay and to bring tested and ready to use system out.



Figure 1: HW/SW co-simulation Environment with Riviera-PRO and QEMU.

Aldec provides a HW/SW co-simulation interface between Riviera-PRO and Xilinx Quick Emulator QEMU. System integration and co-simulation of HDL code with software applications/drivers executing in QEMU is now simplified with full compilation SystemC to library (LibSysytemCTLM-SoC). It is executed under Riviera-Pro simulator. The LibSysytemCTLM-SoC shares Remote Port to connect Riviera-PRO and QEMU, and con-verts SystemC TLM transactions to AXI and vice versa providing a fast interface for co-simulation. Figure 1 presents the block diagram of HW/SW co-simulation Environment with Riviera-PRO and QEMU. This doc-ument will focus on executing an example project in co-simulation and describing the available scripts to automate the building process.



## 2 Preparing co-simulation sources

This chapter describes a process of preparing co-simulation environment. The first step requires a Vivado Zynq SoC project from which the simulation model is generated. The obtained simulation model is then connected to the TLM sockets and the Zynq processing system is emulated on the Qemu platform. Com-munication between the SW and HW layers takes place via the Remote Port. To facilitate the co-simulation process, Aldec provides a repository with scripts to building and running project files. The repository is based on the example Vivado project described in the next chapter. Nothing prevents a User from replac-ing this project with another and taking full advantage of the possibility to co-simulate own solution. To download the repository, run the command:

git clone https://github.com/aldec/TySOM-QEMU.git

### 2.1 Preparation of HW project

The easiest way to start creating a Vivado project that will be co-simulated is to use the Aldec Board files. Using Vivado board definitions allows to create systems faster. After selecting a specific board, the project is configured with the predefined interface for that board and the Vivado design tools provide designer assistance to IP customization and creating IP integrator designs. More details how to build a Vivado design using board definition can be found *here*.

The example Vivado projects demonstrating possibilities of QEMU SystemC co-simulation were prepared as follows:

**NOTE** First step is to download Aldec TySOM *Vivado-board-files* and add them to Vivado, however example is already prepared with two template board design.

Select the board (project) TySOM-2-7Z100 or TySOM-3-ZU7:

cd TySOM-2-7Z100

or

#### cd TySOM-3-ZU7

- Prepare co-simulation files
  - Modify config.sh script. Set the proper paths to Riviera-Pro simulator and Xilinx Petalinux tool.
  - Run scripts

```
./prepare_hardware.sh
./prepare_linux.sh
./prepare_sim_files.sh
```



After executing prepare\_hardware.sh script Vivado project is saved to <repo\_dir>/-hardware/project\_1/project\_1.xpr. Figure 2 shows the view of the Vivado Block Design of the TySOM-2-7Z100. Above the diagram in the Address Editor it is possible to inspect the address of the AXI GPIO blocks. Address of the axi\_gpio\_1 (shown in figure 3) will be needed later during co-simulation with QEMU.

**NOTE** Execution of the **prepare\_linux.sh** script can take significant amount of time.



Figure 2: View of the example Vivado block design (for TySOM-2-7Z100).



Figure 3: Addresses of AXI GPIO blocks (for TySOM-2-7Z100).



#### 2.2 Running co-simulation

**NOTE** Make sure that simulation library for Riviera-Pro simulator is ready to use. If not, please rebuild the library under Vivado with Riviera-Pro. Check if path to the library for simulation is set correctly in the **riviera/design 1 wrapper compile.do** file:

```
amap -link /path/to/generated/libraries/library.cfg

or

amap secureip /path/to/secureip.lib
amap unisim /path/to/unisim.lib
amap unisims_ver /path/to/unisims_ver.lib
amap unimacro_ver /path/to/unimacro_ver.lib
```

Run co-simulation:

```
./run_example_cosim.sh
```

• The QEMU process should appear in a new terminal window, and in the meantime, the cosimulation in Riviera should begin.

After couple of minutes Riviera should finish compilation and in the XTerm window the PetaLinux OS should be booted up. Riviera should display a waveform with signals regarding **axi\_gpio\_1** block (AXI bus signals and output **leds\_4bits\_tri\_o** vector) like shown in the figure 4.



Figure 4: Riviera waveform.

State of the above signals can be manipulated with command:



#### devmem 0x41210000 8 0x05

**NOTE** Address of the axi\_gpio\_1 block in TySOM-3-ZU7 is 0xA0010000

After that the state of the LED will change to **0101** as shown in the figure 5.



Figure 5: State of the LED vector after command execution.

First value in the above command is the addres of **axi\_gpio\_1** block and the last value indicates the value of the **leds\_4bits\_tri\_o** vector. The state of said vector can be read with following command:

devmem 0x41210000 8



## 3 Known issues

1. During execution of **prepare\_linux.sh** script the following error may occure:

ERROR: No space left on device or exceeds fs.inotify.max\_user\_watches?

ERROR: To check max\_user\_watches: sysctl -n fs.inotify.max\_user\_watches.

ERROR: To modify max\_user\_watches: sysctl -n -w fs.inotify.max\_user\_watches=<value>.

ERROR: Root privilege is required to modify max\_user\_watches.

Project was built successfully with **fs.inotify.max\_user\_watches** value set to 500166.



## About Aldec, Inc.

Aldec Inc., an industry leader in Electronic Design Verification, provides a patented verification technology tool suite including: RTL Design, RTL Simulation, Hardware-Assisted Verification, SoC/ASIC Emulation & Prototyping, Design Rule Checking, CDC/RDC Analysis, IP Cores, Requirements Lifecycle Management, DO-254 Functional Verification, Embedded Solutions, High-Performance Computing and Military/Aerospace solutions. <a href="https://www.aldec.com">www.aldec.com</a>

## **Corporate Headquarters**

2260 Corporate Circle Henderson, NV 89074 USA

Tel: (702) 852-4000 Fax: (702) 990-4414 Inquiry: Contact Sales E-mail: sales@aldec.com

#### Aldec – Europe

Eastlands II London Road BASINGSTOKE, RG21 4AW United Kingdom

Tel: 44 (129) 520-1240 Fax: 44 (129) 520-1242 Inquiry: Contact Sales E-mail: sales-eu@aldec.com

## Aldec – Japan K.K.

Nishishinjuku Mizuma Bldg. 6F 3-3-13 Nishishinjuku Shinjuku-ku Tokyo, 160-0023 Japan

Tel: 8 (136) 693-4146 Fax: 8 (134) 563-9760 Inquiry: Contact Sales Website: www.aldec.com/ip

