www.ti.com

## TS5N214 2-BIT 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER HIGH-BANDWIDTH BUS SWITCH

SCDS206-AUGUST 2005

#### **FEATURES**

- Low and Flat ON-State Resistance  $(r_{on})$ Characteristics Over Operating Range  $(r_{on} = 3 \Omega \text{ Typ})$
- 0- to 10-V Switching on Data I/O Ports
- Bidirectional Data Flow With Near-Zero Propagation Delay
- Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 20 pF Max, B Port)
- V<sub>CC</sub> Operating Range From 4.75 V to 5.25 V
- Latch-Up Performance Exceeds 100 mA Per JESD 78. Class II
- ESD Performance Tested Per JESD 22
  - 2000-V Human-Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)
- Supports Both Digital and Analog Applications: PCI Interface, Differential Signal Interface, Memory Interleaving, Bus Isolation, Low-Distortion Signal Gating



#### **DESCRIPTION/ORDERING INFORMATION**

The TS5N214 is a high-bandwidth FET bus switch utilizing a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance (r<sub>on</sub>). The low and flat ON-state resistance allows for minimal propagation delay and supports rail-to-rail switching on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distorion on the data bus. Specifically designed to support high-bandwidth applications, the TS5N214 provides an optimized interface solution ideally suited for broadband communications, networking, and data-intensive computing systems.

The TS5N214 is a 2-bit 1-of-4 multiplexer/demultiplexer with separate output-enable  $(1\overline{OE}, 2\overline{OE})$  inputs. The select (S0, S1) inputs control the data path of the multiplexer/demultiplexer. When  $\overline{OE}$  is low, the multiplexer/demultiplexer is enabled and the A port is connected to the B port, allowing bidirectional data flow between ports. When  $\overline{OE}$  is high, the multiplexer/demultiplexer is disabled and a high-impedance state exists between the A and B ports.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry prevents damaging current backflow through the device when it is powered down. The device has isolation during power off.

To ensure the high-impedance state during power up or power down,  $\overline{\text{OE}}$  should be tied to  $V_{\text{CC}}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKA             | GE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-------------------|-------------------|-----------------------|------------------|
| –40°C to 85°C  | SSOP (QSOP) – DBQ | Tape and reel     | TS5N214DBQR           | YB214            |
| -40 C to 65 C  | TSSOP – PW        | Tape and reel     | TS5N214PWR            | YB214            |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# FUNCTION TABLE (EACH MULTIPLEXER)

|    | INPUTS     |    | INPUT/OUTPUT | FUNCTION         |  |  |
|----|------------|----|--------------|------------------|--|--|
| ŌĒ | <b>S</b> 1 | S0 | Α            | FUNCTION         |  |  |
| L  | L          | L  | B1           | A port = B1 port |  |  |
| L  | L          | Н  | B2           | A port = B2 port |  |  |
| L  | Н          | L  | В3           | A port = B3 port |  |  |
| L  | Н          | Н  | B4           | A port = B4 port |  |  |
| Н  | Χ          | Χ  | Z            | Disconnect       |  |  |

## **LOGIC DIAGRAM (POSITIVE LOGIC)**





SCDS206-AUGUST 2005

## SIMPLIFIED SCHEMATIC, EACH FET SWITCH (SW)



(1) EN is the internal enable signal applied to the switch.

# Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                   |             | MIN  | MAX      | UNIT |
|------------------|---------------------------------------------------|-------------|------|----------|------|
| $V_{CC}$         | Supply voltage range                              |             | -0.5 | 7        | V    |
| V <sub>IN</sub>  | Control input voltage range <sup>(2)(3)</sup>     |             | -0.5 | 7        | V    |
| V <sub>I/O</sub> | Switch I/O voltage range <sup>(2)(3)(4)</sup>     | -0.5        | 11   | V        |      |
| I <sub>I/O</sub> | ON-state switch current <sup>(5)</sup>            |             | ±100 | mA       |      |
|                  | Continuous current through V <sub>CC</sub> or GND |             |      | ±100     | mA   |
| 0                | Dooks so thermal impedance (6)                    | DBQ package |      | 90       | 0000 |
| $\theta_{JA}$    | Package thermal impedance (6)                     | PW package  |      | 108 °C/W |      |
| T <sub>stg</sub> | g Storage temperature range                       |             |      |          | °C   |

- Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- All voltages are with respect to ground, unless otherwise specified.
- The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- (4)V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>.
- $I_{\rm l}$  and  $I_{\rm O}$  are used to denote specific conditions for  $I_{\rm l/O}$ . The package thermal impedance is calculated in accordance with JESD 51-7.

# Recommended Operating Conditions<sup>(1)</sup>

|                  |                                  | MIN  | MAX  | UNIT |
|------------------|----------------------------------|------|------|------|
| V <sub>CC</sub>  | Supply voltage                   | 4.75 | 5.25 | V    |
| V <sub>IH</sub>  | High-level control input voltage | 2    | 5.25 | V    |
| $V_{IL}$         | Low-level control input voltage  | 0    | 0.8  | V    |
| V <sub>I/O</sub> | Data input/output voltage        | 0    | 10   | V    |
| T <sub>A</sub>   | Operating free-air temperature   | -40  | 85   | °C   |

All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

# TS5N214 2-BIT 1-OF-4 FET MULTIPLEXER/DEMULTIPLEXER HIGH-BANDWIDTH BUS SWITCH

SCDS206-AUGUST 2005



#### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| F                              | PARAMETER                                                   |                           | TEST CONDITIONS(1)                                       |                                                         | MIN TYP <sup>(2)</sup> | MAX  | UNIT |  |
|--------------------------------|-------------------------------------------------------------|---------------------------|----------------------------------------------------------|---------------------------------------------------------|------------------------|------|------|--|
| I <sub>IN</sub>                | Control inputs                                              | V <sub>CC</sub> = 5.25 V, | $V_{IN} = 0$ to $V_{CC}$                                 |                                                         |                        | 10   | μΑ   |  |
| I <sub>OZ</sub> <sup>(3)</sup> |                                                             | V <sub>CC</sub> = 5.25 V, | $V_{O} = 0 \text{ to } 10 \text{ V},$<br>$V_{I} = 0,$    | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND |                        | 10   | μΑ   |  |
| 02                             |                                                             | $V_{CC} = 0 V$ ,          | V <sub>O</sub> = Open,                                   | V <sub>I</sub> = 0 to 10 V                              |                        | 10   | ·    |  |
| I <sub>CC</sub>                |                                                             | V <sub>CC</sub> = 5.25 V, | $I_{I/O} = 0$ ,<br>Switch ON or OFF,                     | V <sub>IN</sub> = V <sub>CC</sub> or GND                |                        | 10   | mA   |  |
| C <sub>in</sub>                | Control inputs                                              | V <sub>CC</sub> = 5 V,    | V <sub>IN</sub> = 10 V or 0                              |                                                         |                        | 10   | рF   |  |
| 0                              | A port                                                      | V <sub>CC</sub> = 5 V,    | Switch OFF, $V_{IN} = V_{CC}$ or GND,                    | V <sub>I/O</sub> = 10 V or 0                            |                        | 60   | F    |  |
| C <sub>io(OFF)</sub>           | B port                                                      | V <sub>CC</sub> = 5 V,    | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 10 V or 0                            |                        | 20   | pF   |  |
| C <sub>io(ON)</sub>            |                                                             | V <sub>CC</sub> = 5 V,    | Switch ON,<br>$V_{IN} = V_{CC}$ or GND,                  | V <sub>I/O</sub> = 10 V or 0                            |                        | 100  | pF   |  |
|                                |                                                             |                           | V <sub>I</sub> = 0 V,                                    | I <sub>O</sub> = 50 mA                                  | 3                      | 7.5  |      |  |
| r <sub>on</sub> (4)            | $V_{CC} = 4.75 \text{ V},$<br>TYP at $V_{CC} = 5 \text{ V}$ |                           | V <sub>I</sub> = 8 V,                                    | I <sub>O</sub> = -50 mA                                 |                        | 7.5  | Ω    |  |
|                                |                                                             | 0 •                       | $V_{I} = 10 V,$                                          | $I_O = -50 \text{ mA}$                                  |                        | 12.5 |      |  |

- $V_{IN}$  and  $I_{IN}$  refer to control inputs.  $V_I$ ,  $V_O$ ,  $I_I$ , and  $I_O$  refer to data pins. All typical values are at  $V_{CC}$  = 5 V (unless otherwise noted),  $T_A$  = 25°C.
- For I/O ports, the parameter I<sub>OZ</sub> includes the I/O leakage current.

  Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals.

## **Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| PARAMETER                      | FROM    | TO (OUTPUT) | V <sub>CC</sub> = 5 V<br>± 0.25 V | UNIT |  |
|--------------------------------|---------|-------------|-----------------------------------|------|--|
|                                | (INPUT) | (OUTPUT)    | MIN MAX                           |      |  |
| t <sub>pd</sub> <sup>(1)</sup> | A or B  | B or A      | 3                                 | ns   |  |
| t <sub>pd(s)</sub>             | S       | A           | 200                               | ns   |  |
| +                              | S       | В           | 200                               |      |  |
| t <sub>en</sub>                | ŌE      | A or B      | 200                               | ns   |  |
|                                | S       | В           | 200                               | 20   |  |
| t <sub>dis</sub>               | ŌĒ      | A or B      | 200                               | ns   |  |

<sup>(1)</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

## **Dynamic Characteristics**

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ± 5% (unless otherwise noted)

| PARAMETER                         |                     | TE                             | MIN TYP(1) MAX | UNIT                      |     |     |
|-----------------------------------|---------------------|--------------------------------|----------------|---------------------------|-----|-----|
| Bandwidth (BW)(2)                 | $R_L = 50 \Omega$ , | $V_I = 0.632 \text{ V (P-P)},$ | See Figure 4   |                           | 25  | MHz |
| OFF isolation (O <sub>ISO</sub> ) | $R_L = 50 \Omega$ , | $V_I = 0.632 \text{ V (P-P)},$ | f = 25 MHz,    | See Figure 5              | -50 | dB  |
| Crosstalk (X <sub>TALK</sub> )    | $R_L = 50 \Omega$ , | $V_I = 0.632 V (P-P),$         | f = 25 MHz,    | See Figure 6 and Figure 7 | -50 | dB  |

- All typical values are at  $V_{CC}$  = 5 V (unless otherwise noted),  $T_A$  = 25°C Bandwidth is the frequency where the gain is -3 dB below the DC gain.









Figure 1. Typical  $r_{on}$  vs  $V_{I}$ ,  $V_{CC}$  - 5 V, and  $I_{O}$  = -50 mA



Figure 2. Frequency Response vs Bandwidth



## **TYPICAL PERFORMANCE (continued)**



Figure 3. Frequency Response vs OFF Isolation



Figure 4. Frequency Response vs Crosstalk



#### PARAMETER MEASUREMENT INFORMATION



| TEST                               | V <sub>CC</sub>  | S1                  | $R_{L}$ | VI              | CL    | ${f V}_{\Delta}$ |
|------------------------------------|------------------|---------------------|---------|-----------------|-------|------------------|
| t <sub>pd(s)</sub> †               | 5 V $\pm$ 0.25 V | Open                | 100 Ω   | V <sub>CC</sub> | 35 pF |                  |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 5 V $\pm$ 0.25 V | 2 × V <sub>CC</sub> | 100 Ω   | GND             | 35 pF | 0.3 V            |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | 5 V ± 0.25 V     | GND                 | 100 Ω   | V <sub>CC</sub> | 35 pF | 0.3 V            |

 $<sup>^{\</sup>dagger}$  t<sub>pds</sub> is measured with Demux inputs at opposite voltage levels, i.e.  $V_{B1}$  = 5 V,  $V_{B2}$  = GND.



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_r < 25$  ns,  $t_f < 25$  ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd(s)</sub>. The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).
- H. All parameters and waveforms are not applicable to all devices.

Figure 5. Test Circuit and Voltage Waveforms



## PARAMETER MEASUREMENT INFORMATION (continued)



Figure 6. Bandwidth (BW)



Figure 7. OFF Isolation (O<sub>ISO</sub>)



Figure 8. Crosstalk (X<sub>TALK</sub>)



SCDS206-AUGUST 2005

# PARAMETER MEASUREMENT INFORMATION (continued)



Figure 9. Adjacent Channel Crosstalk (X<sub>TALK</sub>)



#### **MECHANICAL DATA**

## DBQ (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject ot change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-137.



SCDS206-AUGUST 2005

# MECHANICAL DATA (continued) PW (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

#### 14 PINS SHOWN



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0, 15.
- D. Falls within JEDEC MO-153





10-Jun-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TS5N214DBQR      | ACTIVE | SSOP         | DBQ                | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | YB214                | Samples |
| TS5N214PW        | ACTIVE | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | YB214                | Samples |
| TS5N214PWG4      | ACTIVE | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | YB214                | Samples |
| TS5N214PWR       | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | YB214                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



## PACKAGE OPTION ADDENDUM

10-Jun-2014

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 18-Oct-2016

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| 7 til dimonolollo dio nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TS5N214DBQR                   | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TS5N214PWR                    | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 18-Oct-2016



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|----------|------|-------------|------------|-------------|
| TS5N214DBQR | SSOP         | DBQ             | 16       | 2500 | 340.5       | 338.1      | 20.6        |
| TS5N214PWR  | TSSOP        | PW              | 16       | 2000 | 367.0       | 367.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated