# Handwritten Digit Recognition Neural Network

Digital System Design Project University of Pisa

> Leonardo Bove Alessandro Porta

February 2025

# Contents

| _ | <b>-</b> . |                                                   | _ |
|---|------------|---------------------------------------------------|---|
| 1 |            |                                                   | 3 |
|   | 1.1        |                                                   | 3 |
|   | 1.2        | Requirements                                      | 4 |
| 2 | Syst       | tem Architecture                                  | 5 |
|   | 2.1        | Clock                                             | 6 |
| 3 | Con        | ntroller Design                                   | 7 |
|   | 3.1        | <u> </u>                                          | 8 |
|   | 3.2        | Push-button Inputs                                | 9 |
|   |            | 3.2.1 Asynchronous Reset with Synchronous Release | 0 |
|   |            | 3.2.2 Rising Edge Detector                        | 0 |
|   | 3.3        | Seven-segment Display Driver                      | 2 |
|   |            |                                                   |   |
| 4 | Neu        | ıral Network Design                               | 3 |
|   | 4.1        | Definition                                        | 3 |
|   | 4.2        | Neural Network Architecture                       | 4 |
|   | 4.3        | Training                                          | 6 |
|   | 4.4        | Digital Twin                                      | 8 |
|   | 4.5        | Verilog Implementation                            | 9 |
|   |            | 4.5.1 Forward Logic Finite State Machine          | 9 |
|   |            | 4.5.2 MLP                                         | 1 |
|   |            | 4.5.3 Hidden and Output Layer                     | 2 |
|   |            | 4.5.4 Dense Layer                                 | 4 |
|   |            | 4.5.5 Neuron                                      | 4 |
|   |            | 4.5.6 Signed Multiply And Accumulate              | 6 |
|   |            | 4.5.7 ReLU Layer                                  | 7 |
|   |            | 4.5.8 ReLU                                        | 8 |
|   |            | 4.5.9 Predict Digit                               | 8 |
|   | 4.6        | Simulation                                        | 0 |
|   |            | 4.6.1 Digital Twin Results                        | 1 |
|   |            | 4.6.2 ModelSim Simulation                         |   |
|   |            | 4.6.3 Log Results from ModelSim                   |   |

| 5 | $\operatorname{Gra}$ | aphic Interface Design                         | 34 |
|---|----------------------|------------------------------------------------|----|
|   | 5.1                  | LT24 LCD Driver                                | 37 |
|   |                      | 5.1.1 Display Orientation                      | 41 |
|   |                      | 5.1.2 Modelsim Simulation                      | 42 |
|   | 5.2                  | LT24 Graphic Controller                        | 42 |
|   | 5.3                  | LT24 Touchscreen Driver                        | 44 |
|   |                      | 5.3.1 ADC Clock                                | 46 |
|   |                      | 5.3.2 Resistive Touch Screen Working Principle | 47 |
|   |                      | 5.3.3 Pen Interrupt Request                    | 48 |
|   |                      | 5.3.4 ADC Interface Synchronization            | 49 |
|   |                      | 5.3.5 Modelsim Simulation                      | 50 |
|   | 5.4                  | Painter                                        | 50 |
|   | 5.5                  | Average Pooling                                | 53 |
|   |                      | 5.5.1 Average n Pixels                         | 55 |
| 6 | FP                   | GA Implementation                              | 57 |
|   | 6.1                  | Pin Assignments                                | 57 |
|   | 6.2                  | Resource Utilization                           | 57 |
|   | 6.3                  | Timing Analysis                                | 58 |
|   | 6.4                  | Warnings                                       | 58 |
| 7 | Fut                  | ure Improvements                               | 61 |
| 8 | Cor                  | nclusions                                      | 62 |

# Chapter 1

# Introduction

This project aims to design, simulate, and implement a neural network on the Altera DE10-Lite FPGA board to recognize handwritten digits from a touchscreen. The primary objective is to develop a fully synchronous digital architecture using Verilog, ensuring efficient hardware implementation.

The project begins with a Python-based neural network model to train the system offline and generate the necessary parameters. Once the model is validated in software, a corresponding hardware implementation is developed using Verilog. A digital twin is created to simulate the neural network's behavior before synthesizing it on the FPGA.

Beyond the core neural network implementation, a complete system architecture is designed, incorporating multiple subsystems. This includes a controller module responsible for managing data flow, a graphical interface for touchscreen and LCD interaction, and an intermediate subsystem to bridge these components seamlessly.

The entire project is synthesized and analyzed using Quartus Prime Lite Edition 18.1, with considerations for timing constraints, resource utilization, and hardware fitting. Finally, the complete system is deployed on the DE10-Lite board, where it undergoes real-world testing. The results demonstrate a successfully functioning handwritten digit recognition system, capable of processing and displaying user-drawn digits in real time.

The entire project can be found on GitHub.

## 1.1 Project Objectives

The main goal of this project is to design and implement a fully synchronous digital system that adheres to the principles of synchronous digital design, as described in [1]. The entire project is developed strictly using Verilog, without relying on SystemVerilog features. This constraint ensures a more hardware-oriented implementation, emphasizing low-level digital design techniques.

The primary objective is to create a pre-trained neural network for handwritten digit recognition. This neural network interacts with a touchscreen, allowing a user to draw digits. The system processes the input, performs inference, and displays the predicted digit on a seven-segment display. The design integrates multiple subsystems, including touchscreen input handling, neural network computation, and display output, all controlled by a finite state machine (FSM) to ensure proper sequencing and synchronization.

## 1.2 Requirements

This project was implemented on the Altera 10M50DAF484C7G MAX10 FPGA, mounted on the Altera DE10-Lite development board. For the user input, the Terasic LT24 LCD touch 2.4" module was chosen. It is compatible with the DE10-Lite board, where it can be easily mounted on the GPIO header, as shown in Fig. 1.1.



Figure 1.1: Hardware setup of the system.

The project was eventually synthesized, fitted and programmed on the device using **Quartus Prime Lite Edition 18.1**.

# Chapter 2

# System Architecture

The whole system is comprised of three main blocks:

- Controller: it implements the main finite-state machine of the system and controls the activation of the other slave finite-state machines.
- **Neural Network**: it implements the actual neural network that predicts the written digit based on the touchscreen input.
- **Graphic Interface**: it manages the drivers necessary to obtain the touchscreen input and to print on the LCD display what has been drawn by the user.

A simplified block schematic of the system is shown in Fig. 2.1.



Figure 2.1: Schematic block view of the system.

In particular, each block was implemented using finite-state machines, which can be enabled and disabled by the main controller. Among the control signals shown in Fig. 2.1, enable, reset and status signals are present, which allow the controller to activate or deactivate the slave finite-state machines in precise moments and to manage the flow of data from

the LT24 display up to the final seven-segment display output. The interface for each single sub-system will be explained in the next chapters.

This system was implemented on Quartus and the full block design is shown in Fig. 2.2.



Figure 2.2: Block design of the full system on Quartus.

In this Quartus block design, other sub-systems, such as the *Average Pooling* and the *Seven-segment Display Driver* are present, which will be better explained in Sec. 5.5 and 3.3 respectively.

### 2.1 Clock

The global clock used for all the modules inside this design is the 50 MHz clock generated on the DE10-Lite board by the CDCE937 clock generator.

Where slower clock frequencies were necessary, an enable control technique was used, in order to guarantee a static synchronous design with a single clock domain: the state registers of these finite-state machines are still clocked at 50 MHz, but they are enabled only at every N clock cycles, where N is a power of 2. This solution is accomplished through an enable generator, which can be implemented with the following Verilog code:

Listing 2.1: Enable generator implementation.

```
module enable_generator #(
      parameter COUNTER_SIZE = 3
2
3
  ) (
4
      input input_clock,
5
      output output_enable
  );
6
      reg [(COUNTER_SIZE-1):0] counter = 0;
8
      always @ (posedge input_clock)
9
           if (counter == (2**COUNTER_SIZE)-1) counter <= 0;</pre>
10
11
           else counter <= counter + 1'b1;</pre>
      assign output_enable = (counter == (2**COUNTER_SIZE)-1);
13
  endmoduleput reg done // Done signal indicating completion
15);
```

# Chapter 3

# Controller Design



Figure 3.1: Quartus block of Controller.

The controller (shown in fig. 3.1) is the central module of the system, responsible for orchestrating the execution of different functional blocks. It implements a master finite state machine (FSM) that manages three slave FSMs: one handling the graphical interface, one controlling the neural network processing and the average pooling which acts as an intermediate processing stage between the neural network and the graphical interface. The controller ensures proper synchronization between these components, allowing efficient processing of input data and display of the final result.

The main tasks of the controller include:

- Managing the **graphics interface**, responsible for clearing and updating the display.
- Controlling the **average pooling module**, which processes the input data before feeding it into the neural network.
- Coordinating the **neural network module**, ensuring it starts execution at the appropriate time and retrieving the computed result.

- Handling **push-button inputs**, ensuring they are correctly debounced and synchronized with the system clock.
- Driving the **seven-segment display**, showing the final predicted digit once processing is complete.

This chapter is structured as follows: sec. 3.1 describes the **finite state machine (FSM)** of the controller, explaining the different states and transitions governing the system's operation, sec. 3.2 discusses the **push-button inputs** and the logic used to ensure synchronization within a synchronous digital design and, finally, sec. 3.3 details the **seven-segment display driver** and its role in visualizing the predicted output.

#### 3.1 Finite-State Machine



Figure 3.2: Controller state flow.

Fig. 3.2 illustrates the flow diagram of the finite state machine (FSM) implemented within the controller. The FSM orchestrates the system's operation, ensuring proper sequencing and synchronization between the different functional blocks.

The execution begins in the **RESET** state, triggered by an external button press. In this state, the controller asserts the clear\_display signal to instruct the graphics module to clear the LCD screen. The FSM then transitions to the **CLEAR DISPLAY WAIT** state, where it waits for the painter\_ready signal from the graphics module, indicating that the static background frame has been successfully loaded onto the frame RAM.

Once the display is ready, the FSM moves to the **IDLE** state, allowing the user to interact with the touchscreen. At this stage, the system remains in standby until the user presses the button to proceed further. When activated, the FSM transitions to the **AVERAGE POOLING START** state, where it enables the average pooling module to begin processing. The controller then enters the **AVERAGE POOLING WAIT** state, awaiting the average\_pooling\_done signal, which confirms the completion of the resizing process.

Upon receiving the completion signal, the FSM advances to the **NEURAL NETWORK START** state, initiating the neural network inference process. It then moves to the **NEURAL NETWORK WAIT** state, where it remains until the neural network module signals completion via the neural\_network\_done signal.

Once the neural network has finished processing, the controller enters the **DISPLAY DIGIT** state, where it updates the seven-segment display with the predicted digit. The system remains in this state until the user presses the button again to restart the process. At this point, the FSM transitions to the **CLEAR DISPLAY START** state, which functions similarly to the initial reset sequence but without reinitializing the static display.

## 3.2 Push-button Inputs

As mentioned earlier (see Section 3.1), the controller interacts with two push buttons: one dedicated to performing a general reset of the system and the other used to signal the controller to proceed to the next stage. In the following subsections, the handling of these two inputs will be described in detail, ensuring compliance with the synchronous design methodology. Since both inputs originate from mechanical push buttons, they are inherently asynchronous signals and must be carefully processed to avoid metastability issues and ensure reliable operation.

The push buttons used in this work are the two onboard buttons provided by the development board (shown in Fig. 3.3).



Figure 3.3: Connections between the push-button and MAX 10 FPGA.

According to the MAX 10 FPGA datasheet, these buttons are *active-low*, meaning that a pressed button corresponds to a logic low signal (0), while an unpressed button corresponds to a logic high (1).

#### 3.2.1 Asynchronous Reset with Synchronous Release

The general reset is triggered when the user presses the button KEY[0], which is connected to pin B8. This signal is processed using the **asynchronous reset with synchronous release** technique. This approach allows the controller to be reset asynchronously, ensuring an immediate response to the reset request. However, the release of the reset signal is synchronized with the clock, preventing potential metastability issues.

Without synchronous release, if the reset signal were deasserted exactly at the rising edge of the clock, it could lead to unpredictable behavior due to metastability. By synchronizing the reset deassertion with the clock, the system ensures a stable transition back to normal operation. Since the button is active-low, the controller is internally reset with a  $\sim$  reset signal. The architecture implementing this mechanism is illustrated in Fig. 3.4.



Figure 3.4: Asynchronous Reset with Synchronous Release architecture.

In this case, a debouncer circuit is not used because maintaining the asynchronous nature of the general reset is crucial. If the reset button is pressed multiple times, the resulting bouncing effect lasts only a few milliseconds, as indicated in the datasheet. This duration is significantly shorter than the minimum reset time required by the system, which is at least 120 ms (particularly for the LCD, as will be discussed in Section 5.1). Consequently, multiple reset activations would not cause errors in the system.

#### 3.2.2 Rising Edge Detector

For the other push button, KEY[1], which is connected to pin A7, a different approach is used. In this case, an asynchronous signal is not required; instead, the signal must be properly synchronized. More importantly, it must ensure that the transition allowing the state machine to proceed occurs only for a single clock cycle. To achieve this, a **debouncer** followed by a **rising edge detector** is implemented. As described for the reset button, the button is active low, so a NOT gate is implemented here before the other two mentioned blocks. Figure 3.5 shows the button circuit used.

The debouncer (shown in Fig. 3.6) is an optimized synchronizer specifically designed to eliminate signal bouncing. This is accomplished by down-sampling the input signal from the button using an enable-based technique. The same 50 MHz clock used for the entire



Figure 3.5: Button circuit.

system is utilized, but the enable signal allows the debouncer to sample at a reduced rate of  $50 \text{ MHz}/2^{20} \simeq 50 \text{Hz}$ . This corresponds to a sampling period of 20 ms, which is approximately a decade away from the bouncing phenomenon, which typically ends within a few milliseconds.



Figure 3.6: Debounce circuit.

Following the debouncer, a rising edge detector is implemented. Since the debounced signal remains high for the entire duration that the enable signal is active, a direct transition would not achieve the desired behavior. Instead, a rising edge detector, clocked at 50 MHz (illustrated in Fig. 3.7), ensures that only a single clock cycle pulse is generated upon detecting a rising edge in the debounced signal. This guarantees that the button press is registered only once per press event, preventing unintended multiple transitions.



Figure 3.7: Rising Edge Detector.

## 3.3 Seven-segment Display Driver

The last section of this chapter is dedicated to the final output of the entire system, which is a seven-segment display used to represent the digit. Figure 3.8 shows the connection of the seven segments, where the LEDs of the segments are connected in a common-anode configuration to pins on the MAX 10 FPGA. Each segment can be turned on or off by applying a low logic level or high logic level from the FPGA, respectively.

Each segment in the display is indexed from 0 to 6, along with the decimal point (dp). In this project, the second display (HEX1[0] to HEX1[7]) is used due to some issues with the first decimal point on the board. The decimal point is the default state, indicating to the user that the system is in all states except the digit out state.



Figure 3.8: Connections between the 7-segment display HEX0 and the MAX 10 FPGA.

# Chapter 4

# Neural Network Design

This chapter is organized as follows: Section 4.1 describes the possible neural networks present in the state of the art and provides a general description of the functioning of a neural network. Section 4.2 describes the architecture used in this work. Section 4.3 details the process of training the data and quantizing the parameters of the neural network. Section 4.4 presents the digital twin created to verify the correctness of the Verilog implementation. The following sections are dedicated to the Verilog modules.

### 4.1 Definition

In this project, the focus is on implementing a fully connected Multi-Layer Perceptron (MLP) neural network. While there are various types of neural networks, such as Convolutional Neural Networks (CNNs) and Recurrent Neural Networks (RNNs), which are more sophisticated and specialized for different tasks, this work aims to verify the feasibility of using artificial intelligence at the edge. Specifically, the objective is to implement neural networks on edge devices, in this case, on an FPGA, to evaluate their performance and practical applicability.

A neural network consists of multiple layers of interconnected nodes, commonly referred to as neurons. These neurons are loosely modeled after biological neurons in the human brain. Neural networks are typically composed of an input layer, one or more hidden layers, and an output layer. Each artificial neuron is connected to others and is associated with a weight and a threshold. When the weighted sum of inputs exceeds the threshold, the neuron activates and passes the data to the next layer. Otherwise, the information is not transmitted further.

The MLP used in this project follows this fundamental structure. It is a fully connected feedforward neural network where each neuron in a layer is connected to every neuron in the subsequent layer. The primary function of this network is to process input data through weighted connections, apply activation functions, and generate an output based on learned parameters. This simple yet powerful architecture makes MLPs suitable for a range of classification and regression tasks, particularly when deployed on resource-constrained environments like FPGAs.

Figure 4.1 shows the schematic example of a neural network.



Figure 4.1: Layers of a Neural Network

## 4.2 Neural Network Architecture

The aim of this work is to develop a neural network capable of recognizing a handwritten digit (ranging from 0 to 9) provided through a touchscreen interface, as described in Chapter 5. The Multi-Layer Perceptron (MLP) used in this work is structured as follows:

- Input Layer: Consists of 196 pixels in 8-bit precision, obtained through an average pooling module, as described in Section 5.5.
- Hidden Layer: Composed of **32 fully connected neurons**, each producing an output in **24-bit precision**.
- Output Layer: Consists of 10 fully connected neurons, where:
  - The input to each neuron is in **24-bit precision**.
  - The output of each neuron is also in **40-bit precision**.
- **Predict Digit Module:** Selects the maximum value from the output layer to determine the predicted digit.

The neural network operates with the following precision settings:

- Weights and Biases: Fixed at 8-bit precision.
- Input Layer: Pixel values represented in 8-bit precision.
- Hidden Layer: Inputs in 8-bit precision, outputs in 24-bit precision.
- Output Layer: Inputs in 24-bit precision, outputs in 40-bit precision.

It is important to note that the primary externally chosen parameter is the precision of weights and biases, which is set to 8-bit. The precision of internal signals is then adjusted accordingly to maintain full resolution throughout computations, preventing truncation errors that could lead to misinterpretations of the inputs. Consequently, different layers operate with different output resolutions to preserve computational accuracy.

Figure 4.2 illustrates this structure.



Figure 4.2: Structure of the MLP used in this work

Each node of the hidden and output layers consists of a neuron and an activation layer. The first calculates the sum of the inputs weighted with each weight plus a bias, while the second is an activation function that inhibits low inputs and accentuates high inputs. In this way, activation functions reflect the behavior of neurons, where neurons require an input above a certain threshold to activate. For this work, a ReLU (Rectified Linear Unit) activation function is used, which is simply defined as  $y = \max(0, a)$ . Figure 4.3 shows a functioning node.



Figure 4.3: Structure of a node

## 4.3 Training

To obtain the appropriate weights and biases for implementing the neural network, it was necessary to train the network offline using a Jupyter Notebook script with Keras library. The case study in this work is a classical one in the neural network field and is well known. Therefore, we used the MNIST dataset, provided by the Modified National Institute of Standards and Technology (MNIST), as both the training and testing batches for the Python script. The dataset consists of 28x28 pixel images, corresponding to 784 input neurons. The first step in processing the data is to apply average pooling, reducing the dimensions to a 14x14 matrix. After this, the neural network described previously is applied.

Without delving into the details of neural networks, the training process involves not only the feedforward procedure but also backpropagation. This process allows the network to adjust the weights and biases to find the optimal values. The Python script also provides the accuracy of our model. Since the model was initially developed using floating-point numbers, it was necessary to quantize it to obtain a final batch of weights and biases in 8-bit format. This quantization is crucial for FPGA implementation, as it helps reduce the usage of the limited resources available on the FPGA.

The MNIST dataset consists of 70,000 handwritten images. For the purpose of this work, the dataset is split into 60,000 training images and 10,000 test images. Listing 4.1 shows the construction of the neural network by stacking all the required layers, after downloading the data and converting the pixel values to 32-bit floating-point format.

```
# Importing Keras model and layers
from keras.models import Sequential
from keras.layers import Dense, Flatten, AveragePooling2D

# Construct the NN by stacking all required layers
model_s_nn = Sequential() # Sequential: the layers will be connected to one another
model_s_nn.add(AveragePooling2D(pool_size=(2, 2), input_shape=(28, 28, 1)))
model_s_nn.add(Flatten()) # Flattening the 2D arrays for fully connected layers
model_s_nn.add(Dense(32, activation=tf.nn.relu))
model_s_nn.add(Dense(10,activation=tf.nn.softmax))
```

Listing 4.1: Neural Network Construct in Python used for training the model

After constructing the neural network, the model was trained using the training dataset. For each image  $x_{\text{train}}(i)$ , the model attempts to predict the associated digit  $y_{\text{train}}(i)$ . It gradually adjusts the weights and biases of the dense layers during training, which was performed over 10 epochs. The final result is a model with an accuracy of approximately 97%, which is quite good. To ensure that the model performs well on new data, its accuracy was then evaluated using the test dataset, by performing only the forward pass, resulting in an accuracy of 96%. Figure 4.4 shows the accuracy change over the epochs.

Once the training was completed, it was necessary to quantize the weights and biases to achieve 8-bit precision. The function used to accomplish this goal is shown in 4.2.



Figure 4.4: History of the model accuracy (a) and losses (b) over the training epochs.

```
The quantized data
5 # out
  #
   out_int
                     The quantized data, but scaled to an int value in the range
      +/-
          (2**n_bit-1)-1
    scale
                     The scaling factor used between out and out_int
  def quantize_nbit(data, n_bit, use_scale=0, verbose=0):
9
      max_bit_val = (2**(n_bit-1))-1
10
                   = np.max(np.abs(data))
11
      if use_scale > 0:
12
           scale = use_scale
13
      else :
14
                   = max_bit_val / max_val
           scale
16
      if verbose:
           print('Quantizing to +/- {}, scaling by {}'.format(max_bit_val, scale)
17
18
      out_int = np.around(data * scale)
19
      out = out_int / scale
20
21
      return out, out_int, scale
```

Listing 4.2: Quantize Function

As can be seen, the quantization is performed by taking the maximum value of the input vector and setting it to the maximum value for 8-bit precision, if use\_scale is set to 0. Otherwise, the value passed as a parameter is used. This approach is used because the scale factor is determined based on the weights vector of each layer, while the bias layer is quantized using the same scale factor as its corresponding weights. In this way, the quantization is achieved, and the weights and biases of each layer are then converted to Verilog format (8'bxxxxxxxx) using a script to accelerate the process.

## 4.4 Digital Twin

In order to test the correctness of the Verilog implementation, it is useful to create a Python implementation of the quantized neural network as a digital twin. 4.3 provides the code for this implementation.

```
# **Average Pooling Function**
2 def average_pooling(matrix, pool_size=2):
      Apply average pooling on input matrix, with given pool size
4
6
      new_h, new_w = matrix.shape[0] // pool_size, matrix.shape[1] // pool_size
      pooled_matrix = np.zeros((new_h, new_w), dtype=np.int8)
      for i in range(new_h):
9
          for j in range(new_w):
              idx_x, idx_y = i * pool_size, j * pool_size
              block = matrix[idx_x:idx_x + pool_size, idx_y:idx_y + pool_size]
12
              pooled_matrix[i, j] = np.sum(block) // pool_size**2  # Integer
13
      division for mean
14
      return pooled_matrix
  # **Forward Pass for a Single Layer**
17
18 def layer_forward(inputs, weights, biases, verbose=False):
19
      Perform a forward pass through a single layer:
20
      - Multiply-Accumulate (MAC) operation.
21
      - Apply ReLU.
22
23
24
      mac = np.dot(inputs.astype(np.int32), weights.T.astype(np.int32)) + biases
25
      .astype(np.int32)
      if verbose:
26
        print(f"Dense out:\n{mac}")
27
28
      # Apply ReLU
29
30
      return np.maximum(mac, 0)
31
32 # **Decision Function**
33 def decision(outputs):
34
      Return the index of the maximum output (final prediction).
35
36
      return np.argmax(outputs)
37
39 # Step 1: Average Pooling (28x28 -> 14x14)
40 pooled = average_pooling(input_image)
42 # Step 2: Flatten to 196 elements
43 input_feature = pooled.flatten().astype(np.int8)
44
45 # **MLP Forward Pass**
46 # Hidden Layer
47 layer1_output = layer_forward(input_feature, weights_HL, biases_HL, verbose=
  True)
```

Listing 4.3: Digital Twin

It is important to note that in the provided code, the weights and biases vectors are omitted for clarity. This code is used to test the accuracy of the quantized model, achieving an accuracy of 95.75%, demonstrating that the quantization process practically does not degrade the model's performance. Finally, a script is written to generate the same input as in the final hardware implementation, which is useful for debugging the Verilog code and verifying the correctness of the work done.

## 4.5 Verilog Implementation

In this section, the Verilog implementation of each module is presented.

#### 4.5.1 Forward Logic Finite State Machine

The Forward Logic FSM sub-system performs the following tasks:

- It implements a **Finite State Machine (FSM)** to control the flow through different stages.
- It receives the **preprocessed pixel data** from the input layer and initiates the feed-forward computation.
- It manages the execution flow of a Multi-Layer Perceptron (MLP) network, ensuring the correct sequencing of operations for digit prediction, activating the hidden and output layers to generate the activation values..
- It triggers the **digit prediction module**, which processes the activations from the output layer and determines the predicted digit.
- It provides a **done signal** to indicate when the entire computation process is completed.

The Quartus block of this sub-system is shown in Fig. 4.6.

Listing 4.4: FW\_logic\_FSM declaration

```
module FW_logic_FSM #(
    parameter pixels_averaged_nr = 196, // Number of input pixels
    parameter WIDTH = 8

4 )(
    input clk,
    input reset,
    input start,
    input [pixels_averaged_nr*WIDTH-1:0] averaged_pixels, // Flattened input pixel data
```



Figure 4.5: Quartus block of Forward Logic FSM sub-system.

```
input en,
output [3:0] predict_digit, // Output predicted digit
output reg done // Done signal indicating completion
);
```

Listing 4.4 shows the declaration of the parameters, inputs, and outputs of this module. As previously mentioned, the inputs consist of 196 pixels obtained from the average pooling module, which operates externally to this logic.

The key parameter WIDTH defines the bit precision of weights and biases, set to 8-bit. The module outputs include the predicted digit and a done signal, which ensures that the control logic triggers the display of the result on the seven-segment display.

Figure 4.6 shows the flow diagram.

The FSM operates as a Moore machine, where the state determines the output signals. The behavior of each state is described as follows:

- **RESET:** All control signals are set to zero, ensuring the system is properly initialized.
- **IDLE:** The system remains in a waiting state until the start signal is received, with all control signals inactive.
- MLP\_START: The MLP computation begins by asserting the MLP\_go signal.
- MLP\_WAIT: The FSM waits for the MLP computation to complete, keeping all control signals deactivated.
- **PREDICT\_DIGIT\_START:** The digit prediction process is initiated by asserting the predict\_digit\_go signal.
- **PREDICT\_DIGIT\_WAIT:** The FSM waits for the completion of the digit prediction process, with control signals inactive.
- **DIGIT\_OUT:** The FSM signals completion by setting **done** to 1, indicating that the predicted digit is ready.



Figure 4.6: Forward Logic FSM: flux diagram

#### 4.5.2 MLP

The MLP (Multi-Layer Perceptron) sub-system performs the following tasks:

- It implements a simple **fully connected neural network structure** with a hidden layer and an output layer.
- It processes **input features**, which are the averaged pixels (flattened into a vector), using the **MLP computation**.
- The system starts the computation when the MLP\_go signal is activated.
- The **hidden layer** performs the transformation of input features into hidden activations. The number of neurons in the hidden layer is configurable, with 32 neurons in this case, and the output of the hidden layer is passed to the next stage for further processing.
- The **output layer** processes the activations from the hidden layer to produce the final output. The number of output neurons is 10, corresponding to the 10 possible digit predictions (0 to 9).
- The system waits for the completion of both the hidden layer and output layer computations using the hidden\_done and MLP\_done signals, respectively, ensuring the correct sequencing of operations.
- Once the output layer computation is complete, the MLP\_done signal is raised, indicating that the entire computation process is finished and the activations are ready.

The structure is split into two major sub-modules:

- **Hidden layer:** This module performs the transformation of the input features through the hidden neurons. The number of hidden neurons is set to 32.
- Output layer: This module processes the hidden activations to produce the final predictions. The number of output neurons is set to 10 for digit classification.

The **MLP** module encapsulates the operations of these two layers and controls the flow of data between them using the internal control signals.

Listing 4.5: MLP declaration

```
1 module MLP #(
2
      //constants
      parameter averaged_pixels_nr = 196, // Number of input features
3
      parameter WIDTH = 8, // Bit width for input and weights
4
      parameter HL_neurons = 32, // Number of neurons in the hidden layer
5
      parameter OL_neurons = 10 // Number of neurons in the output layer
6
      ) (
      input clk,
9
      input reset,
      input MLP_go,
      input [WIDTH*averaged_pixels_nr-1:0] averaged_pixels,
      output MLP_done,
12
      output [5*WIDTH*OL_neurons-1:0] output_activations
13
```

Listing 4.5 shows the declaration of the MLP module, where the number of neurons in the hidden layer is defined as 32, and the number of neurons in the output layer is defined as 10. This block is triggered by the MLP\_go signal (which directly triggers the hidden layer), and its output consists of two key signals: the MLP\_done signal, which indicates the completion of the MLP computation, and the output activations from the output layer.

Internally, this module simply instantiates the two layers—hidden layer and output layer—which are interconnected through internal signals. These internal signals include:

- hidden\_done: A signal indicating that the hidden layer computation is complete.
- hidden\_out: The output from the hidden layer, which becomes the input to the output layer.

#### 4.5.3 Hidden and Output Layer

Both the **Hidden Layer** and **Output Layer** modules are structurally identical, consisting of the instantiation of a fully connected dense layer followed by a ReLU activation layer. The input to the Hidden Layer comes from the preprocessed input features, while the Output Layer receives its input from the Hidden Layer's output activations.

These two modules define the weights and biases as localparam constants, which are stored as flattened vectors and passed to the dense layer. Listing 4.6 and 4.7 presents the declarations for both the Hidden and Output Layer modules.

Listing 4.6: hidden\_layer declaration

```
module hidden_layer #(
parameter averaged_pixels_nr = 196, // Input pixels number
```

```
parameter WIDTH = 8,
3
      parameter HL_neurons = 32 // Neuron number for the hidden layer
4
5
6
      input clk,
      input hidden_go,
      input reset,
8
      input signed [WIDTH*averaged_pixels_nr-1:0] hidden_in,
9
      output signed [3*WIDTH*HL_neurons-1:0] hidden_out,
      output hidden_done // Signals indicating completion of computation
11
12
```

Listing 4.7: output\_layer declaration

```
1 module output_layer #(
    parameter HL_neurons = 32, // Neurons number of the previous layer
    parameter WIDTH = 8,
    parameter OL_neurons = 10 // Neurons number of the output layer
      ) (
    input clk,
6
    input output_go,
    input reset,
8
    input signed [3*WIDTH*HL_neurons-1:0] output_in, // Input from the hidden
9
    output signed [5*WIDTH*OL_neurons-1:0] output_out, // Output activations
10
       after ReLU
11
    output output_done // Signal indicating completion of computation
```

In the description of this module, after instantiating the weights and biases, the **Dense Layer** and **ReLU Activation Layer** instances are created. In accordance with Section 4.2, these layers operate with specific bit-width configurations optimized for different stages of computation.

- The Hidden Layer dense computation (hidden\_dense) utilizes 8-bit precision for both weights and biases (WIDTH). The input data is also in 8-bit precision (WIDTH\_IN = WIDTH), while the output expands to 24-bit precision (WIDTH\_OUT = 3\*WIDTH) to prevent truncation errors and preserve numerical accuracy for subsequent operations.
- The Output Layer follows a similar design, maintaining 8-bit precision for weights and biases but processing 24-bit precision inputs and generating 40-bit precision outputs (WIDTH\_OUT = 5\*WIDTH). This increased precision is necessary to accommodate the accumulated results from previous layers.
- The **ReLU Activation Layer** in both cases operates with the same bit-width for inputs and outputs as the dense layer it follows, ensuring consistent precision through the activation stage.

To coordinate the computational flow, dedicated control signals propagate through the layers. The **done** signal transitions from the dense layer to the ReLU activation layer and ultimately exits the module, signaling the completion of processing. This structured approach ensures efficient parallel computation and precise data representation across the network.

#### 4.5.4 Dense Layer

The **Dense Layer** module is a responsible for computing neuron activations by applying learned weights and biases to the input data. It consists of multiple neuron instances, each performing a weighted sum of its inputs followed by the addition of a bias term. Once all neurons complete their computations, the module generates a **done** signal to indicate the completion of the layer's operation.

This module is designed to handle different bit-width configurations to accommodate the varying input data precision across layers. The input features are distributed in parallel to all neurons, ensuring that each neuron receives the corresponding weight and bias values. The weighted sums are then computed, producing neuron activations that will be passed to subsequent processing stages, such as activation functions. This structure enables efficient parallel computation and streamlined data flow between layers.

Since Verilog does not support passing matrices between modules, the weights are represented as a flattened vector. Consequently, the module slices the weight vector appropriately to provide each neuron with its corresponding set of weights.

Listing 4.8 presents the dense layer declaration.

Listing 4.8: dense\_layer declaration

```
module dense_layer # (
      parameter NEURON_NB = 32, // Number of neurons in the dense layer
      parameter IN_SIZE = 196, // Number of input features per neuron
3
      parameter WIDTH = 8, // Bit width for weights and biases
      parameter WIDTH_IN = 8, // Bit width of the input data
      parameter WIDTH_OUT = 32 // Bit width of the output data
6
      ) (
      input clk,
8
      input dense_go, // Start signal for computation
9
      input reset,
      input signed [WIDTH_IN*IN_SIZE-1:0] dense_in, // Flattened input data
11
      input signed [WIDTH*NEURON_NB*IN_SIZE-1:0] weights,
12
      input signed [WIDTH*NEURON_NB-1:0] biases,
      output signed [WIDTH_OUT*NEURON_NB-1:0] dense_out, // Output activations
14
      output dense_done // Signal indicating completion of computation
15
16
```

#### 4.5.5 **Neuron**

The **Neuron** module performs the following tasks:

- It manages the flow of data and correctly provides inputs for the Multiply-Accumulate (MAC) module, which performs the actual weighted sum computation.
- It controls the sequencing of operations through a finite state machine (FSM), ensuring proper synchronization of data processing.
- It slices the flattened input data and weight vectors, ensuring each input feature is mapped to its corresponding weight before being sent to the MAC module.

- It monitors the computation progress using a counter (index) that tracks the number of processed inputs (IN\_SIZE). Once all inputs have been computed by the MAC module, the neuron adds the bias term to finalize the activation value.
- It generates a **done** signal to indicate when the neuron has completed processing all input features.

To better understand the functioning of this module, listing 4.9 presents the neuron declaration.

Listing 4.9: neuron declaration

```
1 module neuron #(
      parameter IN_SIZE = 196, // Number of input neurons
      parameter WIDTH = 8, // Bit width of input data and weights
3
      parameter WIDTH_IN = 8, // Bit width of the input data
4
      parameter WIDTH_OUT = 24 // Bit width of the output neuron value
5
6)(
                                                       // Clock signal
      input clk,
                                                       // Reset signal
      input reset,
      input neuron_go,
                                                       // Start signal to begin
          processing
      input [WIDTH_IN*IN_SIZE-1:0] in_data,
                                                       // Flattened input data
      input [WIDTH*IN_SIZE-1:0] weight,
                                                       // Flattened weights
11
      input signed [WIDTH-1:0] bias,
                                                       // Bias input
12
                                                       // Output neuron value
      output signed [WIDTH_OUT-1:0] output_neuron,
13
14
      output neuron_done
15 );
```



Figure 4.7: Neuron: flux diagram

Figure 4.7 shows the flow diagram. The finite state machine operates as follows:

#### • RESET:

- All control signals for the counter and the signed multiply-and-accumulate (MAC) module are reset to their default values.
- mac\_aclr is asserted to clear the MAC register, ensuring no residual values affect the computation.
- count\_en is deactivated to prevent unintended increments.

#### • IDLE:

- The system remains in an idle state, maintaining the same signal values as in the reset state, except for mac\_aclr, which is deasserted to allow normal operation.
- It waits for the assertion of neuron\_go, which signals the start of computation.

#### • MAC:

- The MAC operation begins, accumulating weighted sums over multiple clock cycles.
- mac\_clken is asserted, enabling the MAC module to perform computations.
- count\_en is activated, allowing the counter to increment and iterate through the input data.
- mac\_aclr remains deasserted, ensuring accumulation continues without being reset.
- The counter output (index) determines the appropriate portions of in\_data and weight for the MAC module.
- sload is asserted at the start of the computation to initialize the MAC register with the first weighted input.

#### • OUTPUT:

- When index reaches IN\_SIZE-1, the accumulation process is complete.
- mac\_clken is deactivated to stop further computations.
- mac\_aclr is asserted, clearing the old\_result register to prepare for a new input.
- The final MAC result is stabilized and passed to the next processing stage (ReLU).
- done is asserted, signaling the completion of neuron computation.

#### 4.5.6 Signed Multiply And Accumulate

For this module, a Quartus template is used, allowing the synthesizer to recognize the multiply-accumulate (MAC) structure and implement it using embedded multipliers instead of logic elements.

It is important to highlight the control signals of this module:

• clken: Acts as the enable signal for the output flip-flop.

#### • sload:

Used to reset the accumulated result when all neuron inputs have been processed.

- Internally, a register old\_result is defined to store the previous result when sload is not asserted, allowing for continuous accumulation.
- aclr: A synchronous reset used to reset the register. When set to 1, it clears the stored data; when set to 0, it allows data to be updated as appropriate.

This structure enables the implementation of a signed multiply-and-accumulate operation efficiently.

#### 4.5.7 ReLU Layer

The **ReLU Layer** module has a structure similar to the dense layer, but instead of instantiating neurons, it instantiates multiple ReLU activation modules. It processes the neuron outputs in parallel, ensuring that all negative values are set to zero while positive values remain unchanged.

The main characteristics of this module are:

- It instantiates NEURON\_NB ReLU activation modules, each applied to the corresponding neuron output.
- It takes as input a flattened array data\_in\_array containing the neuron outputs from the dense layer.
- Each ReLU instance processes its respective input independently and outputs the activated value in the data\_out\_array.
- The module starts processing when the relu\_go signal is asserted.
- The relu\_layer\_done signal is asserted when all ReLU computations have been completed.

Listing 4.10 presents the ReLU layer declaration.

Listing 4.10: relu\_layer declaration

```
module ReLU_layer #(
      parameter NEURON_NB = 10,
2
      parameter WIDTH = 32
3
4) (
      input clk,
5
6
      input reset,
      input relu_go,
      input [WIDTH*NEURON_NB-1:0] data_in_array, // Flattened 1D array for
      output relu_layer_done,
9
      output [WIDTH*NEURON_NB-1:0] data_out_array // Flattened 1D array for
10
          outputs
11 );
```

#### 4.5.8 ReLU

The **ReLU** (Rectified Linear Unit) module applies the activation function defined as:

$$f(x) = \max(0, x)$$

where negative inputs are set to zero, and positive inputs remain unchanged.

The main characteristics of this module are:

- It operates on a single input value data\_in and produces the corresponding activated output data\_out.
- The computation is performed in a **single clock cycle**.
- When the relu\_go signal is asserted, the module processes data\_in and updates data\_out.
- The relu\_done signal is asserted in the same clock cycle as relu\_go, indicating that the activation process has completed.
- The module resets data\_out to zero when the reset signal is active.

This efficient design allows for seamless integration into the neural network pipeline. Listing 4.11 presents the ReLU module declaration.

Listing 4.11: relu declaration

```
1 module ReLU #(
      parameter WIDTH = 32
3)(
      input clk,
                                         // Clock input
4
      input reset,
                                         // Active high reset
5
      input signed [WIDTH-1:0] data_in,
6
      input relu_go,
      output reg [WIDTH-1:0] data_out,
9
      output reg relu_done
10);
```

#### 4.5.9 Predict Digit

The **predict\_digit** module determines the index of the maximum value from 10 input values, corresponding to the predicted probabilities for each digit (0-9). It uses a pipelined approach with tree logic to efficiently reduce the complexity of the comparison algorithm from O(N) to  $O(\log N)$ , where N is the number of inputs. The result is presented at the output after 4 clock cycles.

Key features and functionality of the module:

#### • Inputs:

- clk: Clock signal for synchronization.
- reset: Reset signal to initialize the module.
- start: Signal to begin the computation.

 input\_nums: A flattened array of 10 values, each of width WIDTH, representing the predicted digit probabilities.

#### • Outputs:

- predicted\_digit: The index (0-9) of the maximum value, representing the predicted digit.
- done: Signal indicating when the computation is finished.

#### • Pipeline Stages:

- The module performs a series of comparisons in multiple stages to find the maximum value among the 10 input numbers.
- The process is broken down into four steps:
  - \* **Step 1:** Compare pairs of input numbers and store the index of the greater value.
  - \* Step 2: Compare the greatest values from the previous step in pairs and propagate the maximum index.
  - \* **Step 3:** Perform another round of comparisons to narrow down the maximum value.
  - \* Step 4: Final comparison to determine the index of the maximum value.
- Each stage uses registered intermediate results to ensure synchronization, avoiding timing issues due to the pipeline.
- The final output, the index of the maximum value, is stored in max\_step4\_reg, which is the predicted digit.
- The module asserts **done** once the computation is completed, allowing the next stage to proceed.

#### • Tree Logic and Timing:

- The tree logic reduces the comparison complexity from O(N) to  $O(\log_2 N)$ , where N is the number of inputs (10 in this case). This reduction in complexity allows for efficient comparison and avoids excessive latency.
- The result of the comparison is presented at the output after 4 clock cycles. Each clock cycle performs one step of the comparison process, with the final result available after the fourth cycle.
- A direct implementation using a for loop to compare all values in a single clock cycle would cause a setup time violation due to the large number of comparisons.
   The pipelined tree structure, by reducing the comparisons in each clock cycle, ensures that the design remains within timing constraints.

The use of tree logic and pipelining ensures that each comparison is completed without having timing issues, as it resulted using a non-pipelined architecture.

Listing 4.12 shows the declaration of the predict\_digit module.

Listing 4.12: predict\_digit declaration

```
module predict_digit # (
   parameter WIDTH = 40

) (

input clk,
   input reset,
   input start,
   input [10*WIDTH-1:0] input_nums,
   output [3:0] predicted_digit,
   output done

);
```

#### 4.6 Simulation

In order to verify the correctness of the architecture described earlier, a testbench has been developed using a single input example taken from the MNIST dataset. To test the functionality of the forward logic FSM, it is first wrapped using flip-flops as inputs, allowing the subsystem to be tested as an RTL structure.

The testbench operates by feeding data from the MNIST dataset in parallel to the digital twin, enabling observation of the internal signals during simulation. This parallel feeding of data allows for a detailed analysis of how the design functions in hardware, as it simulates both the behavior of the hardware and the expected output from the MNIST dataset.

A critical aspect of the testbench design is that the architecture requires 196 input pixels, while the MNIST dataset provides 784 pixels per image. As a result, an average pooling step is performed to reduce the input size from 784 to 196. This operation is carried out offline using the digital twin model, which processes the raw MNIST data and generates the appropriately downsampled inputs. These reduced inputs are then fed into the architecture for testing by the testbench FW\_logic\_FSM\_wrapper\_tb.

Although the detailed structure of the testbench is outside the scope of this discussion, we present the results obtained from different sources:

- Digital Twin Results in Python: The digital twin model, which simulates the behavior of the neural network on a higher abstraction level, is used to ensure the correctness of the inputs and intermediate results. The MNIST data is processed offline and downsampled to match the input requirements of the hardware architecture.
- Waveform Modelsim Simulation: The waveform output in ModelSim provides a graphical representation of the internal signals during the simulation, allowing for a detailed inspection of signal transitions and timing in the hardware implementation.
- Log Results from ModelSim: More importantly, the log outputs from ModelSim are captured and analyzed. These logs provide insight into the internal states and outputs of the design at each clock cycle, revealing critical information about the FSM's behavior, control signals, and data flow through the system.

The following subsections present the key simulation results, including waveform diagrams, log outputs, and performance insights gained from the digital twin and ModelSim simulations.

### 4.6.1 Digital Twin Results

In the Python digital twin, after loading and splitting the MNIST dataset using the Keras library, an example image is selected. The image with index 200 is chosen for this test.

The corresponding MNIST image is shown in Figure 4.8, along with its associated label. As seen in the figure, the label for this image is '1'.



Figure 4.8: 784 pixels image.

The input image is then converted into 8-bit values, and an average pooling operation is applied to reduce the image size from 28x28 pixels to 14x14 pixels.

The result of this pooling is shown in Figure 4.9. This downsampling helps reduce the image complexity while preserving essential features.

The pooled image is flattened into a single vector, with each pixel value in 8-bit precision, and this vector is used as input for verification in ModelSim. The same 8-bit precision vector is also provided to the neural network implemented in Python. The following results are shown below for comparison:

#### • Hidden Dense Layer Output:

The following values represent the outputs from the hidden dense layer:

| -390 | )1 | 1093   | 12652 | -15824 | 17194  | 2749  | 7575  | 21018 | 16200 | -5915 |
|------|----|--------|-------|--------|--------|-------|-------|-------|-------|-------|
| 1590 | 08 | -33645 | 1273  | -1952  | 18383  | -861  | -5374 | 70    | 15622 | 587   |
| 2263 | 39 | 33790  | 10544 | 10283  | -38405 | 20328 | 11178 | -9242 | -3343 | 23940 |
| 1008 | 88 | 15426  |       |        |        |       |       |       |       |       |

#### • Hidden ReLU Layer Output:

After applying the ReLU activation function to the hidden dense layer outputs, we get



Figure 4.9: 196 pixels pooled image.

#### the following:

|   | 0     | 1093  | 12652 | 0     | 17194 | 2749  | 7575  | 21018 | 16200 | 0     |
|---|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| ĺ | 15908 | 0     | 1273  | 0     | 18383 | 0     | 0     | 70    | 15622 | 587   |
| Ì | 22639 | 33790 | 10544 | 10283 | 0     | 20328 | 11178 | 0     | 0     | 23940 |
| Ì | 10088 | 15426 |       |       |       |       |       |       |       |       |

#### • Output Dense Layer Output:

The outputs from the output dense layer are as follows:

| -5056117 | 2074036  | -1236868 | -459815  | -1518830 | -2264880 |
|----------|----------|----------|----------|----------|----------|
| -2325566 | -2609297 | 246759   | -3254669 |          |          |

### • Final Output ReLU Layer Output:

The output after applying the ReLU activation to the final layer:

| 0 | 2074036 | 0 | 0 | 0 | 0 | 0 | 0 | 246759 | 0 |  |
|---|---------|---|---|---|---|---|---|--------|---|--|
|---|---------|---|---|---|---|---|---|--------|---|--|

#### • Predicted Digit:

The final predicted digit from the neural network is: 1

These results are based on the flattened input data and show the outputs at each stage of the neural network. The final output, after passing through the dense and ReLU layers, is compared with the predicted digit, which, in this case, is '1'. This predicted value is consistent with the label shown in the MNIST dataset for the chosen example image.

By comparing these results with the ModelSim simulation, we verify the correctness and consistency of the hardware implementation against the digital twin.

#### 4.6.2 ModelSim Simulation

Figure 4.10 shows the timing diagram of the forward logic finite state machine (FSM) for the input described in the previous section: a '1' represented by 196 pixels in 8-bit precision. The FSM is triggered by a start signal, which indicates the beginning of the computation process. Once the FSM completes its operations, the "done" signal is asserted to indicate that the computation has finished.

The expected output is displayed in the waveform, showing the result of the FSM execution for this specific input. The output signal corresponds to the computed result after processing the 8-bit input data.

In the next section, the internal outputs from the various stages of the computation are presented in more detail.



Figure 4.10: Modelsim temporization.

#### 4.6.3 Log Results from ModelSim

In this section, the intermediate outputs of the neural network are shown. The results are captured in the testbench using the write function in a for loop, which is executed after each done signal is asserted by each layer of the network. This allows for capturing the outputs of the layers as they complete their computations.

The intermediate results are shown in Figure 4.11. These results represent the state of the network after each layer's computation, helping to verify the functionality and correctness of the forward pass.

Figure 4.11: Log results showing the intermediate outputs from each layer of the neural network.

As it can be seen, the outputs coincide with those found in the digital twin. It is important to note that for this type of simulation, it is interesting to observe the functioning of the system with a second input, in order to verify if all the neurons work as described and if the MAC is properly reset after the completion of a prediction. This is why Figure 4.11 represents the output as "second input." The first input, which is not shown here for clarity, is a different input used earlier in the simulation.

# Chapter 5

# Graphic Interface Design

The **Graphic Interface** sub-system performs the following tasks:

- It manages the ILI9341 TFT display controller and continuously updates what is shown on the display, by fetching pixels from a frame buffer memory in a circular manner.
- It drives the AD7843 touch screen digitizer in order to obtain the location of the touched point on the screen.
- It gets the coordinates of the touched location and updates the image shown on the display by adding a white pixel at those coordinates. If the touched point lies inside a given drawing area, it also adds that white pixel to a special buffer memory, that contains the inputs of the neural network.
- It can load on the frame memory constant frames stored inside a ROM, so that the default background image on the display can be customized.

The Quartus block of this sub-system is shown in Fig. 5.1



Figure 5.1: Quartus block of graphic interface sub-system.

The interface of the graphic block is illustrated in Tables 5 and 5.

| Port name        | Size                | I/O | Description                                                                                                                                     |
|------------------|---------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|
| clk              | 1                   | In  | Global clock                                                                                                                                    |
| graphic_en       | 1                   | In  | Enable (active high)                                                                                                                            |
| reset_display    | 1                   | In  | Reset all the drivers and the LCD display (active high)                                                                                         |
| clear_display    | 1                   | In  | Clear the drawn content of the display and load a default constant frame (active high)                                                          |
| painter_ready    | 1                   | Out | Signals when the painter has finished to load a constant frame or to draw a touched pixel and it is ready to receive new commands (active high) |
| nn_input_address | NN_INPUT_ADDR_WIDTH | In  | Read address to the neural network inputs memory                                                                                                |
| nn_input         | 1                   | Out | Output of the neural network inputs memory at the read address location                                                                         |

Table 5.1: Internal interface of the graphic block.

A description of the parameters of the sub-system is shown in Table 5. A schematic view of the block design of the graphic interface is shown in Fig. 5.



Figure 5.2: Schematic view of the graphic interface block design.

As we can see, the **painter** is at the core of the sub-system. It loads constant frames stored

| Port name         | Size | I/O | Description                        |
|-------------------|------|-----|------------------------------------|
| LT24_RESET_N      | 1    | Out | LCD hardware reset (active low)    |
| LT24_CS_N         | 1    | Out | LCD chip select (active low)       |
| $ m LT24\_RS$     | 1    | Out | LCD command/data selector          |
| LT24_WR_N         | 1    | Out | LCD write enable                   |
| LT24_RD_N         | 1    | Out | LCD read enable                    |
| LT24_D            | 16   | Out | LCD parallel data bus              |
| LT24_ADC_DIN      | 1    | Out | ADC serial data input              |
| LT24_ADC_CS_N     | 1    | Out | ADC chip select (active low)       |
| LT24_ADC_DCLK     | 1    | Out | ADC data clock                     |
| LT24_ADC_DOUT     | 1    | In  | ADC serial data output             |
| LT24_ADC_BUSY     | 1    | In  | ADC busy flag (active high)        |
| LT24_ADC_PENIRQ_N | 1    | In  | ADC touch interrupt request        |
| LT24_LCD_ON       | 1    | Out | LCD backlight enable (active high) |

Table 5.2: Interface of the graphic block with the LT24 display.

inside a frame ROM to a frame RAM that is used as a buffer memory between the painter itself and the graphic controller, which - as will be explained in Sec. 5.2 - must operate at a slower speed. The graphic controller reads from the frame RAM and sends each pixel to the LCD driver, which communicates with the LT24 display controller (the ILI9341) in order to update the respective pixel. Given that the graphic controller continuously reads the frame RAM in a circular array manner and repeatedly refresh the display pixels at the maximum allowed ILI9341 frequency, the frame updates are unnoticeable to the user, who experiences smooth transitions. Whenever the screen is touched, the touchscreen digitizer, the AD7843, sends an interrupt request to the touchscreen driver, which communicates with the ADC in order to initialize an acquisition procedure and subsequently obtain the sampled and digitized touch location from the ADC itself. This information is sent to the painter, which elaborates it and adds a white pixel to the frame RAM at the received coordinates. If the touched location lies inside a certain drawing area (a square area with side length equal to DRAWING\_AREA\_SIDE\_LENGTH and with the top left corner aligned with the display origin), the painter also writes the touched pixel at the corresponding address inside the NN input memory, which can be successively read to retrieve the input data for the neural network.

The specific features and operation modes of each block will be analyzed in the following sections.

| Parameter                | Default value                                        | Description                                                                                                                                                                                           |
|--------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DRAWING_AREA_SIDE_LENGTH | 224                                                  | Length in pixels of the square drawing area of the display, whose pixels will be sent as input of the neural network.  Its squared value also represents the size of the neural network inputs memory |
| NN_INPUT_ADDR_WIDTH      | $\log_2(\mathrm{DRAWING\_AREA\_SIDE\_LENGTH}^{**2})$ | Address width of the neural network inputs memory                                                                                                                                                     |

Table 5.3: Parameters of the graphic interface block.

### 5.1 LT24 LCD Driver

The LT24 LCD driver directly communicates with the ILI9341 controller used on the Terasic LT24 board to drive the display through the signals listed in Table 5.

The LCD features a 240x320 pixel resolution. The ILI9341 controller is hardware programmed on the LT24 board to use the 8080-I system 16-bit parallel bus interface, where colors are encoded with a RGB 5-6-5 code (5-bit for red, 6-bit for blue and 5-bit for green), enabling a 65K wide range of colors. However, in our system only two colors are needed, black (all zeros) and white (all ones), in order to significantly reduce the size of the frames memories, because each pixel can be encoded with only one bit. The write cycle sequence of the parallel bus protocol is shown in Fig. 5.4.

CSX is a low active chip select pin and, given that we want to drive only one ILI9341 display controller, it is always kept active. D/CX is Data or Command selection pin. When D/CX = 1, data is selected and the parallel bus content D[15:0] is interpreted as a RGB 5-6-5



Figure 5.3: Signals of the LCD driver connected to the FPGA

pixel value. When D/CX = 0, command is selected and the parallel bus content is interpreted as a command. WRX is a write signal and the ILI9341 reads data at its rising edge. RDX is a read signal and the FPGA reads data at the rising edge. However, in this application the communication between the FPGA and the ILI9341 is needed only in write mode and a read sequence is never initialized. For this reason, the RDX signal (active low) is always kept at VCC.

From the datasheet of ILI9341 we were able to obtain the maximum allowed frequency of WRX signal, hence the maximum frequency of a write cycle, which is approximately 15 MHz. This is because a full write cycle is comprised of a certain amount of time while WRX is kept low plus some more time while WRX is kept high, as shown in Fig.5.4. Therefore, the LT24 LCD driver cannot be driven with the global 50 MHz clock, but, thanks to an enable control, it is slowed down to 25 MHz and WRX can be toggled at most every clock period. For this reason, a full write cycle sequence lasts exactly 2 clock cycles.

In order to correctly set the display up, a precise reset procedure and a certain initialization commands sequence must be applied to the display upon reset, as shown in Fig. 5.5.

As we can see, the initialization sequence starts with an hardware reset (by pulling down the pin LT24\_RESET\_N) which must last at least 10 µ sec, as specified in the datasheet. Afterwards, a software reset command must be given and we must wait at least 120 m sec before firing the next command. Subsequently, we can start with the first initialization commands sequence, which is used to set some LCD power settings, declare the pixel format (RGB 5-6-5) and to define the way the ILI9341 accesses its own memory (this is necessary to set the screen in landscape mode). After that, we can send a command that makes the ILI9341 exit the sleep mode, which again requires a wait time of at least 120 m sec, and then we can conclude with the second initialization commands sequence, which is used to set the column range from 0 to 319 and the row range from 0 to 239, so that the display can be used in landscape mode (normally it would be used in portrait mode, but for this application it was not much comfortable to use). Eventually, a start memory write command is sent and after that we can send data words containing the RGB 5-6-5 code of each pixel given in increasing order, from the top left corner to the bottom right corner: the ILI9341 controller will automatically



Figure 5.4: ILI9341 8080-I 16-bit parallel bus write cycle sequence.



Figure 5.5: ILI9341 initialization sequence

increase the address of the current pixel after each write cycle and it will wrap back to 0 as soon as the maximum address (239, 319) is reached; this way we can continuously update the LCD display internal RAM, without having to feed any other command. The sequence of parallel bus data from the start memory write is shown in Fig. 5.6.

| Count | 0  | 1   | 2   | 3   | <br>238    | 239   | 240   |
|-------|----|-----|-----|-----|------------|-------|-------|
| D/CX  | 0  | 1   | 1   | 1   | <br>1      | 1     | 1     |
| D15   |    | 0R4 | 1R4 | 2R4 | <br>237R4  | 238R4 | 239R4 |
| D14   |    | 0R3 | 1R3 | 2R3 | <br>237R3  | 238R3 | 239R3 |
| D13   |    | 0R2 | 1R2 | 2R2 | <br>237R2  | 238R2 | 239R2 |
| D12   |    | 0R1 | 1R1 | 2R1 | <br>237R1  | 238R1 | 239R1 |
| D11   |    | 0R0 | 1R0 | 2R0 | <br>237R0  | 238R0 | 239R0 |
| D10   |    | 0G5 | 1G5 | 2G5 | <br>237G5  | 238G5 | 239G5 |
| D9    |    | 0G4 | 1G4 | 2G4 | <br>237G4  | 238G4 | 239G4 |
| D8    |    | 0G3 | 1G3 | 2G3 | <br>237 G3 | 238G3 | 239G3 |
| D7    | C7 | 0G2 | 1G2 | 2G2 | <br>237G2  | 238G2 | 239G2 |
| D6    | C6 | 0G1 | 1G1 | 2G1 | <br>237G1  | 238G1 | 239G1 |
| D5    | C5 | 0G0 | 1G0 | 2G0 | <br>237G0  | 238G0 | 239G0 |
| D4    | C4 | 0B4 |     |     |            |       | 239B4 |
| D3    | C3 | 0B3 |     |     |            |       | 239B3 |
| D2    | C2 | 0B2 |     |     |            |       | 239B2 |
| D1    | C1 | 0B1 |     |     |            |       | 239B1 |
| D0    | C0 | 0B0 | 1B0 | 2B0 | <br>237B0  | 238B0 | 239B0 |

Figure 5.6: ILI9341 start memory write command and pixels RGB 5-6-5 code sequence.

All the initialization sequence commands and respective payload data are stored inside a LUT, which is accessed sequentially during the initialization sequence by the LT24 LCD driver.

As soon as the driver initialization sequence is complete, the output pin **initialized** is pulled up (see Fig. 5.7), in order to notify the **graphic controller** (see Sec. 5.2) that



Figure 5.7: LT24 LCD driver Quartus block

the driver is now ready to receive ordered pixel codes and forward them to the display controller. When the input pin **print** is set high, the LT24 LCD driver samples the value of **pixel\_rgb[15..0]** and it starts a write cycle sequence in data mode with the ILI9341, sending the received RGB code. After exactly two clock cycles, the write cycle sequence is complete and the driver can accept a new pixel to print. All the previously described temporizations are performed by means of counters.

### 5.1.1 Display Orientation

The orientation of the display in the final application is the one shown in Fig. 5.8.



Figure 5.8: LT24 display final orientation.

The first pixel is at the top left and the last at the bottom right. The X axis goes from left to right and the Y axis goes from top to bottom. This orientation is the most comfortable to use with the DE10-Lite, because of the position of the GPIO header on which the LT24 board is connected. The same considerations apply to the touchscreen driver, which also has inverted axes compared to the default portrait orientation (see Sec. 5.3).

#### 5.1.2 Modelsim Simulation

This driver has been simulated in Modelsim and we could verify that the initialization sequence and the 8080-I parallel protocol followed, as shown in Fig. 5.9 and 5.10.



Figure 5.9: LT24 LCD driver initialization sequence simulation in Modelsim.



Figure 5.10: LT24 LCD driver 8080-I parallel communication protocol simulation in Modelsim.

### 5.2 LT24 Graphic Controller

The task performed by the LT24 graphic controller is to cyclically read each pixel from the frame RAM, in which is stored an image of resolution 240x320 pixel of 1-bit each, it converts it into a RGB 5-6-5 code (0x0000 if the pixel is 0 or 0xFFFF is the pixel is 1) and it sends it to the LT24 LCD driver while activating the print input, as mentioned in the previous section. The graphic controller is feeded with the same clock as the LT24 LCD driver, therefore, after exactly two clock cycles, the controller can send the next pixel to the driver. While waiting for the driver, the graphic controller fetches the following pixel from the RAM.



Figure 5.11: LT24 graphic controller Quartus block.

The graphic controller starts to read the RAM only when the driver has completed the initialization sequence. (**driver\_initialized** is high).

The state flow of the graphic controller is shown in Fig. 5.12.



Figure 5.12: LT24 graphic controller state flow.

In the IDLE state, the graphic controller fetches the output of the frame RAM at the current address, which starts from 0. In the WAIT state, the graphic controller pulls up the print signal, signaling to the LT24 LCD driver that the new pixel is ready, and also enables the frame RAM address counter, which will be increased at the end of the current clock period: this way, at the next clock's rising edge (at the end of the IDLE state) the RAM will return the content of the adjacent memory location, which will be fed to the LCD driver, which, in the mean time, has completed one full write cycle sequence. When the RAM address counter overflows, it wraps back to 0 and the frame RAM is read again.

It is important to notice that the ILI9341 controller expects the pixels given in row order, i.e. it starts writing the pixels of row 0 first (from column 0 to column 319) and ends with the pixels of row 239. The graphic controller must feed the pixel colors in the same order. For this reason, the frame RAM is designed as a 1D flattened matrix of  $240 \times 320 = 76800$  1-bit pixels organized as a concatenation of the rows that form a frame. Therefore, the first

element of the RAM will represent the pixel of coordinates (0, 0) and the last will represent the pixel of coordinates (239, 319).

### 5.3 LT24 Touchscreen Driver

The task performed by the LT24 touchscreen driver is to wait for a touch event on the screen and send a request to the ADC mounted on the LT24 board to obtain the coordinates of the touched point. These obtained values are then sent to the painter module (see Sec 5.4).



Figure 5.13: LT24 touchscreen driver Quartus block

The mounted ADC is the AD7483 from Analog Device and it has a resolution of 12 bits. It measures resistance variations of the resistive touch screen layer, which lies on top of the screen. To obtain the coordinates from the ADC, users need to monitor the interrupt signal LT24\_ADC\_PENIRQ\_N coming out of the ADC first. This signal is normally high, thanks to a pullup resistor mounted on the LT24. When the touch screen connected to the ADC is triggered via a pen or finger, the LT24\_ADC\_PENIRQ\_N output goes low and and the touch screen driver instructs a control word to be written to the ADC via the serial port interface LT24\_ADC\_DIN. The control word provided to the ADC via the DIN pin is described in Table 5.4. It controls the conversion start, channel addressing, ADC conversion resolution, configuration, and power-down of the ADC.

In order to start the ADC conversion, different control sequences are available and described in the datasheet. However, for our application, the fastest one was chosen, since it allows to reach the maximum throughput reachable by the ADC. With this sequence, it is possibile to complete two subsequent conversions (one the X coordinate and one for the Y coordinate) in only 36 DCLK cycles. This sequence is illustrated in Fig 5.14.

Notice that the DCLK signal is provided by the touchscreen driver itself and it must not exceed 2 MHz.

As we can see from Fig. 5.14, as soon as the interrupt signal is received, the touchscreen driver can send the control word to the ADC to instruct it to start the acquisition and digitalization of the X coordinate of the touched point. After that, exactly one DCLK cycle is required to the ADC to acquire the input analog voltage and then it starts with the conversion:

Table 5.4: Control register bit function description.

| MSB |    |    |    |      |                      |     | LSB |
|-----|----|----|----|------|----------------------|-----|-----|
| S   | A2 | A1 | A0 | MODE | $SER/\overline{DFR}$ | PD1 | PD0 |

| Bit | Mnemonic             | Comment                                                                                                                                                                                                                     |
|-----|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | S                    | Start bit. The control word starts with the first high bit on DIN. A new control word can startevery 15th DCLK cycle when in the 12-bit conversion mode, or every 11th DCLK cycle when in the 8-bit conversion mode.        |
| 6-4 | A2-A0                | Channel select bits. these three address bits, along with $\overline{SER}/\overline{DFR}$ bit, control the setting of the multiplexer input, switches and reference inputs.                                                 |
| 3   | MODE                 | 12-bit/8-bit conversion select bit. This bit controls the resolution of the following conversion. With 0 in this bit, the conversion has a 12-bit resolution, or with 1 in this bit, the conversion has a 8-bit resolution. |
| 2   | $SER/\overline{DFR}$ | Single-Ended/Differential Reference select bit. Along with bits A2-A0, this bit controls the setting of the multiplexer input, switches and reference inputs.                                                               |
| 1-0 | PD1,PD0              | Power management bits. These two bits decode the power-down mode of the AD7843.                                                                                                                                             |



Figure 5.14: AD7483 15 DCLKS per cycle conversion sequence.

the 12 bits are returned serially on the LT24\_ADC\_DOUT port, from where they are sampled and deserialized, thanks to a 12-bit buffer register. Before the X conversion has ended, after a total number of 15 DCLK cycles, the driver can already start to instruct the ADC with a different control word, which enables the readout of the Y coordinate of the touched location. After the 8 bits of the control word, 1 DCLK cycle is used for the acquisition and then the serialized Y conversion output is sent on the DOUT port. When both X and Y values have been obtained, the touchscreen driver terminates the request and disables the LT24\_ADC\_CS\_N output pin. Notice that during the 15 DCLK cycle conversion, we assume that the location of the touched point on the screen does not change, allowing us to obtain the X and Y coordinates of the same point. This assumption can be easily considered as true,

as long as the operation frequency of the ADC DCLK is fast enough, see Sec. 5.3.1.

The control words used for the two types of conversions are the following:

|               | X conversion | Y conversion |
|---------------|--------------|--------------|
| Control words | 10010000     | 11010000     |

Table 5.5: Used conversion control words for the AD7843 digitizer.

These allow to use the ADC in low power mode (the ADC is powered-down between conversions), with 12-bit of resolution, with the interrupt signal LT24\_ADC\_PENIRQ\_N enabled and with a differential reference - as suggested by the manufacturer, as it increases the input dynamic range and the precision of the measurement (see Sec. 5.3.2 for more details). These two command words are stored in localparam constants and their bits are retrieved one by one during the conversion sequence and sent to the ADC in a serial manner.

The touchscreen driver has been implemented in Verilog by means of a finite-state machine. A counter keeps track of the current position inside the conversion sequence of Fig. 5.14. The state flow is illustrated in Fig. 5.15.



Figure 5.15: LT24 touchscreen driver state flow.

At the end of the conversion, inside the DONE state, the output signal  $pos\_ready$  is pulled up, notifying that the conversion has ended and the outputs  $x\_pos[12:0]$  and  $y\_pos[12:0]$  are valid. Note that these values are still the raw 12-bit output from the ADC and must be properly converted into a set of coordinates that range from (0, 0) to (239, 319). The conversion results are stored in the buffer registers mentioned before, until a new conversion is started (in which case these values will be overwritten) or if a reset signal is received.

#### 5.3.1 ADC Clock

The ADC clock (DCLK) is generated from the touchscreen driver clock using the following structure:

Listing 5.1: ADC clock (DCLK) generation.

```
reg adc_dclk_reg;
always @ (posedge clk)
if (Sreg != IDLE)
```

```
if (en)
adc_dclk_reg <= ~adc_dclk_reg;
else
adc_dclk_reg <= adc_dclk_reg;
else
adc_dclk_reg <= 1'b0;
assign adc_dclk = adc_dclk_reg;</pre>
```

As we can see from 5.1, DCLK frequency is half the one of the touchscreen clock. Given that the maximum DCLK frequency is 2 MHz, the touchscreen clock frequency can be 4 MHz at most. However, such high conversion rates are not needed and they are actually harmful for the final result, because a single touch can generate many points being detected by the ADC, resulting in a "dirty" stroke instead of a clean line when the user tries to draw on it, as it was proven during the test phase. A rather simple approach is to significantly reduce the driver clock frequency, through an enable control technique: this way many interrupt requests from the ADC are ignored and the sequence of conversion outputs from the ADC is automatically filtered, leading to a smooth drawing experience. Naturally, the frequency cannot be too low, otherwise the drawn stroke on the screen would appear as discontinuous. From some tests, a perfect balance was found to be at a frequency of  $50 \,\mathrm{MHz}/2^9 \simeq 100 \,\mathrm{kHz}$ . Therefore, the operation frequency of of the ADC DCLK will be approximately  $50 \,\mathrm{kHz}$ .

### 5.3.2 Resistive Touch Screen Working Principle

The touchscreen feature is enabled thanks to two resistive sheets, which layered one on top of the other and they are normally electrically isolated. When the screen is touched, the two sheets contact each other in the touched point, effectively establishing a potential divider, as shown in Fig. 5.16.



Figure 5.16: AD7843 connection to the resistive touchscreen.

From this condition, thanks to some internal switches, the ADC can measure the value of the potential divider, thus obtaining the position of the touched location, as shown in Fig. 5.17.

As we can see, with the *Differential Reference Mode* the analog-to-digital conversion becomes ratiometric and the conversion output is a percentage of the total sheet resistance.



Figure 5.17: AD7843 Y position measurement in Differential Reference Mode.

### 5.3.3 Pen Interrupt Request

The functional block diagram of the circuit that generates the LT24\_PENIRQ\_N interrupt signal is shown in Fig. 5.18.



Figure 5.18:  $\overline{\text{PENIRQ}}$  functional block diagram.

If the  $\overline{\text{PENIRQ}}$  function is enabled, when the touch screen is touched the interrupt output signal (normally high) goes low. Once the START bit is detected, the pen interrupt function is disabled and the  $\overline{\text{PENIRQ}}$  cannot respond to screen touches. The  $\overline{\text{PENIRQ}}$  output remains low until the fourth falling edge of DCLK after the START bit has been clocked in, at which point it returns high as soon as possible, regardless of the touch screen capacitance. This does not mean that the pen interrupt function is now enabled again because the power-down

bits have not yet been loaded to the control register. Regardless of whether  $\overline{\text{PENIRQ}}$  is to be enabled again or not, the  $\overline{\text{PENIRQ}}$  output normally always idles high. Assuming that the  $\overline{\text{PENIRQ}}$  is enabled again, once the conversion is complete, the  $\overline{\text{PENIRQ}}$  output responds to a screen touch again. This sequence is illustrated in Fig. 5.19.



Figure 5.19: PENIRQ timing diagram.

### 5.3.4 ADC Interface Synchronization

From the synchronous design point of view, the interrupt signal is asynchronous and therefore it must be synchronized in order to avoid metastabilities in our system. This is accomplished by means of an **optimal synchronizer**, shown in Fig. 5.20.



Figure 5.20: Circuit diagram of an optimal synchronizer.

However, also the other two input signals, LT24\_ADC\_DOUT and LT24\_ADC\_BUSY, need synchronization: in fact, despite the fact that the ADC clock is generated in the FPGA, it will be certainly affected by some skew, due to both the DCLK generation network (see Sec. 5.3.1) and the inevitable delay introduce by the PCB routes. Given that LT24\_ADC\_DOUT and LT24\_ADC\_BUSY are synchronous with DCLK, it is necessary to introduce here as well an optimal synchronizer stage. Notice that the optimal synchronizer block is clocked with the global 50 MHz clock, which is approximately 1000 times faster than the change rate of

the DOUT signal and approximately 500 times faster than the touchscreen driver operation frequency, therefore it does not introduce a significant delay on this signal.

#### 5.3.5 Modelsim Simulation

This touch screen driver was simulated in Modelsim using a testbench that emulates the behavior of the AD7843. Thanks to this simulation, it was possible to see that the protocol described in the ADC datasheet was fully followed and the conversion outputs are stored in the output registers, as shown in Fig. 5.21.



Figure 5.21: LT24 touchscreen driver waveforms simulation in Modelsim.

### 5.4 Painter

The painter represents the interface between the touch screen and the LCD display and it is the only block that has write access to the frame RAM inside the graphic interface sub-system.

Upon reset, this module loads a constant frame from a dedicated ROM to the frame RAM: multiple constant frames can be stored inside the frame ROM and the frame with index corresponing to the input load\_frame\_sel value will be loaded. However, in our application only the first constant frame is always selected. The constant frame is loaded also when the clear\_display input is set high or whenever load\_frame\_sel changes.

Moreover, the painter monitors its pos\_ready input from the touch screen driver: when high, it reads the x\_pos[12:0] and y\_pos[12:0] inputs, it converts them into coordinates and it writes a white 1-bit pixel at the corresponding memory location in the frame RAM (which will be read by the graphic controller, effectively displaying in real time on the screen what the user draws, see Sec. 5.2). If the touched location lies inside a certain square area, with side length defined by the parameter DRAWING\_AREA\_SIDE\_LENGTH and with the top left corner aligned with the (0, 0) pixel, a 1 is written inside a specific RAM, used to store the inputs of the neural network. This memory is accessed in the same way as the frame RAM, but it will only have DRAWING\_AREA\_SIDE\_LENGTH<sup>2</sup> 1-bit words. This memory



Figure 5.22: Painter Quartus block.



Figure 5.23: Constant frame loaded in the ROM.

is cleaned whenever a constant frame is loaded to the frame RAM. As shown in figure 5.23, the constant frame loaded helps the user to identify the drawing area that will be used as input of the neural network. In our application, the drawing area has a side length of 224 pixels, so that it is easier for the user to draw inside of it.

The finite-state machine of this system is shown in Fig. 5.24.

Notice that the PAINT\_PIXEL requires only one clock cycle to write data to the RAMs.

The following code shows how the input raw data from the ADC is mapped into coordinates values:

Listing 5.2: Map from the ADC raw data to coordinates.

```
reg [20:0] touchscreen_x_temp; // Temporary variables for calculations
```



clear\_display || load\_frame\_sel changed

Figure 5.24: Painter state flow.

```
2 reg [19:0] touchscreen_y_temp;
3 wire [8:0] touchscreen_x;
                                    // Final (x, y) coordinates of touched pixel
  wire [7:0] touchscreen_y;
6 assign touchscreen_x = touchscreen_x_temp[8:0];
  assign touchscreen_y = touchscreen_y_temp[7:0];
9 // Output ranges from touchscreen ADC
10 localparam TS_MINX = 12'd0; //750; with 12
11 localparam TS_MAXX = 12'd4095;
12 localparam TS_MINY = 12'd0;
13 localparam TS_MAXY = 12'd4095; // 3750 with 12
14
15 // Map touchscreen ADC values to pixel coordinates
  always @ (*) begin
16
      if (x_pos < TS_MINX)</pre>
17
18
           touchscreen_x_temp = 1'b0;
      else if (x_pos > TS_MAXX)
19
           touchscreen_x_temp = COL_NUM - 1'b1;
20
21
           touchscreen_x_temp = ((x_pos - TS_MINX) * (COL_NUM - 1'b1)) >> 12;
22
23
      if (y_pos < TS_MINY)</pre>
24
           touchscreen_y_temp = ROW_NUM - 1'b1;
25
      else if (y_pos > TS_MAXY)
26
           touchscreen_y_temp = 1'b0;
27
28
           touchscreen_y_temp = ((TS_MAXY - y_pos) * (ROW_NUM - 1'b1)) >> 12;
29
  end
30
```

As we can see, the raw values, which range from 0 to 4095 (12-bit resolution), is linearly converted into a column and row number, using the following equations:

$$touchscreen_x = \frac{x\_pos \times 319}{4096}$$
 (5.1)

touchscreen\_y = 
$$\frac{(4095 - y_{pos}) \times 239}{4096}$$
 (5.2)

The equation for the Y coordinate uses the complementary value of y\_pos because of the way the screen is oriented from the user point of view: for the ADC, the Y=0 row is the

bottom one (the closest to the LT24 connector), whereas in our application it is the top one (oppsite to the LT24 connector).

### 5.5 Average Pooling

The average pooling block purpose is to resize the input image contained inside the drawing area and stored in the NN input frame RAM, so that it can be elaborated by the neural network.



Figure 5.25: Average pooling Quartus block.

As explained in Sec. 5.4, the input image from the painter has a total number of  $224^2 = 50176$  1-bit pixels. However, as thoroughly explained in Sec. 4.2, the input image should be a 2D matrix of 8-bit signed integer pixels with side length equal to 14. This size reduction is performed through an average pooling operation: it consists in calculating the average value of the pixels inside a sub-matrix with size  $n \times n$  and using that value as output pixel; this operation is repeated for all the output pixels, shifting the pool matrix through the input matrix, as shown in Fig. 5.26.

In our case, the size of the average pooling matrix must be of  $16 \times 16$ , so that the final dimensions are correct. A total of 196 average operations are necessary so to cover the whole input matrix area.

In order to save resources on the FPGA, the average pooling block has been designed to work in a serial manner, instead of performing a parallel computation of all the outputs:

- When a start signal is asserted, the average pooling block starts fetching the values of the pixels inside the first pool (starting from the top left) by interrogating the NN inputs RAM seen before in Sec. 5.4.
- Once all the  $16^2 = 256$  1-bit pixels are fetched and temporarely stored inside local registers, a n pixels averager is activated. In one clock cycle it sums the input pool



Figure 5.26: Average pooling operation.

pixels, it extends the resolution to 8 bit and divides the result by 256.

- The output of the *n* pixels averager is stored in a output buffer, that contains the the output 8-bit resolution matrix.
- The next pool is fetched and the steps above are repeated until the end of the NN inputs memory is reached.

Notice that the output matrix is presented in a parallel manner to the neural network input, but that is not a concern, because only  $14 \times 14 \times 8$  bit = 1568 bit are needed. A real problem for the utilization of the logic elements inside the FPGA would have been carrying all the output bits simultaneously from the painter module to the average pooling module: in that case  $224 \times 224 \times 1$  bit = 50176 bit would have been necessary. This serial solution also helps reduce timing issues.

The finite-state machine of this module is shown in Fig. 5.27.



Figure 5.27: Average pooling state flow.

As we can see, two counters are needed, one that keeps track of the current pool pool\_counter and the other that counts the number of pixels fetched inside the current pool fetch\_pixel\_index. Both of these counters are made of two counters, one for the row (e.g the current row inside

the pool matrix) and one for the column (e.g. the current column inside the pool matrix). This is necessary to make it easier to compute addresses (one is the address of the current pixel in the NN inputs RAM to be fetched and the other is the address of the current 8-bit pixel in the output register matrix that is being computed): in fact, without this solution integer division operations would have been necessary. The following Verilog code is used to compute the address of the pixel that has to be fetched from the RAM as a function of the current pool and the current element inside the pool:

Listing 5.3: Fetch pixel address calculation.

where top\_left\_pixel\_addr is the address inside RAM of the top left pixel of the current pool matrix.

### 5.5.1 Average n Pixels

This module computes the average value between n pixels with resolution 1-bit. The output resolution can be set through a parameter and in our case is equal to 8.

As explained before, this module sums all the 1-bit input pixels and divides this value by the number of input pixels. In order to avoid timing issues, the number of pixels  $n^2$  can only be a power of 2, so that the division will result in a bit shift to the right. Since the output will be interpreted by the neural network as a signed 8-bit integer and all the pixels are positive by definition, the output pixel value will range between 0 and  $2^{\text{output}\_resolution-1} - 1 = 127$ . The Verilog code that performs this conversion is shown in the following:

Listing 5.4: Average n pixels code.

```
1 // Declare sum with enough bits to contain the sum of n integers of resolution
       bits
2 reg [1+$clog2(n):0] sum;
4 integer i;
5 always @ (*) begin
      sum = 0;
6
      for (i = 0; i < n; i = i + 1)
7
          sum = sum + input_pixels[i +: 1];
8
9 end
11 // Temporary registred output for calculations
reg [$clog2(n)+output_resolution-1:0] out_temp;
13
14 // Clear or update data
15 always @ (posedge clk) begin
16
      if (reset)
17
          out_temp <= 0;</pre>
      else
```

Note that the calculation is performed in 1 clock cycle.

### Chapter 6

# FPGA Implementation

The previously designed system has been implemented on a 10M50DAF484C7G MAX10 FPGA, mounted on the DE10-Lite development board.

### 6.1 Pin Assignments

All the pins have been assigned to the their respective I/O pin, as specified in the manual of the DE10-Lite board. Their I/O standard is set to 3.3V LVTTL.

### 6.2 Resource Utilization

The resources used on the MAX10 by the final design are shown in Table 6.1.

| Resource                  | Used   | Available | Percentage |
|---------------------------|--------|-----------|------------|
| Logic elements            | 17281  | 49760     | 35%        |
| I/O pins                  | 39     | 360       | 11%        |
| Memory bits               | 327680 | 1677312   | 20%        |
| Embedded multiplier 9-bit | 62     | 288       | 22%        |
| PLLs                      | 0      | 4         | 0%         |
| UFM blocks                | 0      | 1         | 0%         |
| ADC blocks                | 0      | 2         | 0%         |

Table 6.1: Total design resource utilization.

These utilization percentages are low enough to guarantee the success of the fitting tool. However, previous versions of the system had much higher resource utilization percentages, which could not be fitted on our hardware. For this reason, the following design choices had to be made:

- The resolution of the pixels stored in the frame RAM had to be reduced to 1 bit to avoid using all the available memory bits.
- The interface between the average pooling and the graphic modules had to be serialized with the use of a RAM to reduce the number of logic elements previously used to simultaneously transfer the pixels inside the drawing area and compute the average value (full adders).
- The number of layers of the neural network had to be optimized, in order to reduce the number of used embedded multipliers.

### 6.3 Timing Analysis

The timing analysis was run in the worst process corner of a slow model with a 1200 mV power supply at 85°C. The constraint on the clock (50 MHz, 50% duty cycle) was set through the following TCL script:

Listing 6.1: TCL clock constraint.

The obtained results are the following:

| Setup slack | Maximum clock frequency |
|-------------|-------------------------|
| 0.695  ns   | 51.8 MHz                |

Table 6.2: Timing analysis results in the worst process corner.

As we can see from the report on the critical paths present in our design, shown in Fig. 6.1, the paths with the most delay are the ones associated to the combinatorial network that computes the sum of the pixels inside the module that averages the pixels of the pool matrix. In order to improve the setup slack time, one possible future improvement could be to break that critical path using a pipelining technique.

### 6.4 Warnings

In Fig. 6.2 the warnings returned by the Analysis & Synthesis tool:





Figure 6.1: Timing analyzer critical path report.



Figure 6.2: Analysis & Synthesis warnings.

- The first three warnings concern the frame ROM, where an initial structure is used to initialize the memory. However, these warnings do not result in any initialization problem, because the constant frame is loaded with no issues.
- The following four messages warn about truncation of variables in the average pooling module. These are due to the fact that these variables are actually module parameters of type integer (32 bit). However, these warnings were predictable and these variables' values are accurately chosen so that the assignment expression always fits inside the target of the assignment.
- The following warning concerns the frame ROM. A part of it is synthesized away because it is actually never accessed. This fact is known and it does not represent a problem, because, even though the constant frame selection feature was implemented in the painter module, in the final design it is not used and the <code>load\_frame\_sel</code> selector is tied to GND on purpose. This way only the first frame is selected and the second one is never reached.
- The LT24\_CS\_N chip select is kept always at GND (active) because there was no need to disable it, as we had only one ILI9341 LCD controller on the same parallel 8080-I bus. The LT24\_RD\_N pin is always high (disabled) because in this design there was no need to read data from the ILI9341. The LT24\_LCD\_ON pin is always high (enabled) so that the LCD backlight is always turned on.

• The LT24\_ADC\_BUSY does not drive any logic in the touchscreen driver, because, as declared in the AD7843 datasheet, that pin is enabled during the acquisition phase of the ADC for exactly one ADC clock (DCLK) cycle. Therefore, the touchscreen driver finite-state machine simply waits for one DCLK cycle, independently from the value of the LT24\_ADC\_BUSY input.

The fitter does not return any particular warning. It only reminds that the I/O pins must meet the Intel FPGA requirements for 3.3-, 3.0- and 2.5-V interfaces.

For what concerns the timing analyzer, it warns of the lack of clock uncertainty assignments: however, this level of accuracy in the clock model is beyond the scope of this project. Moreover, it warns of the lack of constraints on the I/O port used: these could be defined for a better analysis of the behavior at these ports, however, they can be ignored.

### Chapter 7

## **Future Improvements**

One of the key areas for future improvement in this project is the on-board implementation of backpropagation, allowing the system to perform real-time training and adaptation without relying on external computation. Currently, the neural network used for digit recognition is pre-trained, and only inference is executed on the FPGA. Implementing backpropagation would enable the system to learn directly from user input, making it adaptable to different handwriting styles over time.

Backpropagation is a computationally intensive process that involves multiple steps, including forward propagation, where the input is processed through the neural network using current weight values, and error calculation, where the predicted output is compared to the actual label. This is followed by gradient computation, which determines how each weight contributes to the error, and weight updating, where the gradient descent algorithm is used to adjust the weights accordingly.

One crucial aspect of implementing on-board training is the need for non-volatile memory to store updated weights between power cycles. Since the FPGA's internal registers and memory elements are volatile, external storage is required to maintain learning progress. One possible solution is to use an external SD card, which provides high storage capacity and flexibility. Alternatively, an EEPROM could be used as a more energy-efficient storage option, or, if available, on-chip Flash memory could reduce data transfer overhead and improve system responsiveness.

Beyond backpropagation, other improvements could enhance the system's performance and usability. Increasing the complexity of the neural network, for example, by adding more layers or neurons, could improve classification accuracy at the cost of additional computational requirements. Implementing quantization techniques could help reduce power consumption while maintaining recognition performance. Additionally, integrating support for multiple handwriting styles by collecting and fine-tuning user-specific training data would allow the model to be more versatile and adaptive.

By incorporating these improvements, the project could evolve into a fully autonomous edge-learning system capable of real-time adaptation and continuous learning, further enhancing its usability and making it a more practical solution for real-world applications.

### Chapter 8

### Conclusions



Figure 8.1: Handwritten digit recognition design loaded on the DE10-Lite MAX10 FPGA board.

This project successfully demonstrated the implementation of a handwritten digit recognition system using a touchscreen interface and an FPGA-based design as shown in fig 8.1. The complete system was deployed on the Altera DE10-Lite development board, featuring a MAX10 FPGA. The LT24 touchscreen was used for user input, while the recognized digit was displayed on a seven-segment display. Additionally, push buttons were integrated to facilitate user interaction.

The project adhered to the fundamental principles of digital design, following a structured

workflow that included **design**, **hardware implementation in Verilog**, functional verification and simulation using Quartus Prime and ModelSim, as well as timing analysis and fitting considerations. Finally, the system was tested on real hardware using Quartus, validating its correct functionality.

The final implementation aligned well with expectations, demonstrating that AI on the edge is a feasible and efficient alternative. This project highlights how a dedicated hardware design can deliver high performance and reliability for embedded AI applications. Future work could focus on optimizing resource utilization, improving classification accuracy, or extending the system to support more complex neural networks.

# Bibliography

[1] J. Wakerly. Digital Design: Principles and Practices. 4th. Prentice Hall, 2005.