

August 1986 Revised March 2000

# DM74S182 Look-Ahead Carry Generator

## **General Description**

These circuits are high-speed, look-ahead carry generators, capable of anticipating a carry across four binary adders or groups of adders. They are cascadable to perform full look-ahead across n-bit adders. Carry, generate-carry, and propagate-carry functions are provided as shown in the pin designation table.

When used in conjunction with the 181 arithmetic logic unit, these generators provide high-speed carry look-ahead capability for any word length. Each DM74S182 generates the look-ahead (anticipated carry) across a group of four ALU's and, in addition, other carry look-ahead circuits may be employed to anticipate carry across sections of four look-ahead packages up to n-bits. The method of cascading circuits to perform multi-level look-ahead is illustrated under typical application data.

Carry input and output of the ALU's are in their true form, and the carry propagate (P) and carry generate (G) are in negated form; therefore, the carry functions (inputs, out-

puts, generate, and propagate) of the look-ahead generators are implemented in the compatible forms for direct connection to the ALU. Reinterpretations of carry functions, as explained on the 181 data sheet are also applicable to and compatible with the look-ahead generator. Positive logic equations for the DM74S182 are:

$$\begin{split} & C_{n+\,x} = \overline{G}0 + \overline{P}0 \; C_n \\ & C_{n+\,y} = \overline{G}1 + \overline{P}1 \; \overline{G}0 + \overline{P}1 \; \overline{P}0 \; C_n \\ & C_{n+\,z} = \overline{G}2 + \overline{P}2 \; \overline{G}1 + \overline{P}2 \; \overline{P}1 \; \overline{G}0 + \overline{P}2 \; \overline{P}1 \; \overline{P}0 \; C_n \\ & \overline{G} = \overline{G}3 \; (\overline{P}3 + \overline{G}2) \; (\overline{P}3 + \overline{P}2 + \overline{G}1) \\ & (\overline{P}3 + \overline{P}2 + \overline{P}1 + \overline{G}0) \\ & \overline{P} = \overline{P}3 \; \overline{P}2 \; \overline{P}1 \; \overline{P}0 \end{split}$$

### **Features**

- Typical propagation delay time 7 ns
- Typical power dissipation 260 mW

# **Ordering Code:**

| <u>.                                      </u> |                |                                                                       |  |  |  |
|------------------------------------------------|----------------|-----------------------------------------------------------------------|--|--|--|
| Order Number                                   | Package Number | Package Description                                                   |  |  |  |
| DM74S182N                                      | N16E           | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide |  |  |  |

### **Connection Diagram**



### **Pin Designations**

| Designation         | Pin Nos.    | Function               |  |  |
|---------------------|-------------|------------------------|--|--|
| G0, G1, G2, G3      | 3, 1, 14, 5 | Active LOW             |  |  |
|                     |             | Carry Generate Inputs  |  |  |
| P0, P1, P2, P3      | 4, 2, 15, 6 | Active LOW             |  |  |
|                     |             | Carry Propagate Inputs |  |  |
| C <sub>n</sub>      | 13          | Carry Input            |  |  |
| $C_{n+x}, C_{n+y},$ | 12, 11, 9   | Carry Outputs          |  |  |
| $C_{n+z}$           |             |                        |  |  |
| G                   | 10          | Active LOW             |  |  |
|                     |             | Carry Generate Output  |  |  |
| Р                   | 7           | Active LOW             |  |  |
|                     |             | Carry Propagate Output |  |  |
| V <sub>CC</sub>     | 16          | Supply Voltage         |  |  |
| GND                 | 8           | Ground                 |  |  |

# **DM74S182** Logic Diagram P3 (6) G3 (5) P2 (15) G2 (14) P0 (4) G0 (3) c<sub>n</sub> (13) V<sub>CC</sub> = PIN 16 GND = PIN 8 **Typical Application** 64-Bit ALU, Full-Carry Look Ahead in Three Levels G1 P1 C<sub>n+y</sub> S182 G1 P1 C<sub>n+y</sub> S182 Go Po C<sub>n+x</sub> S182

A and B inputs, and F outputs of 181 are not shown.

# **Absolute Maximum Ratings**(Note 1)

Supply Voltage 7V Input Voltage 5.5V Operating Free Air Temperature Range  $0^{\circ}\text{C to } + 70^{\circ}\text{C}$  Storage Temperature Range  $-65^{\circ}\text{C to } + 150^{\circ}\text{C}$ 

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

# **Recommended Operating Conditions**

| Symbol          | Parameter                      | Min  | Nom | Max  | Units |
|-----------------|--------------------------------|------|-----|------|-------|
| V <sub>CC</sub> | Supply Voltage                 | 4.75 | 5   | 5.25 | V     |
| V <sub>IH</sub> | HIGH Level Input Voltage       | 2    |     |      | V     |
| V <sub>IL</sub> | LOW Level Input Voltage        |      |     | 0.8  | V     |
| I <sub>OH</sub> | HIGH Level Output Current      |      |     | -1   | mA    |
| I <sub>OL</sub> | LOW Level Output Current       |      |     | 20   | mA    |
| T <sub>A</sub>  | Free Air Operating Temperature | 0    |     | 70   | °C    |

#### **Electrical Characteristics**

over recommended operating free air temperature (unless otherwise noted)

| Symbol           | Parameter                         | Conditions                                   |                                            | Min | Typ<br>(Note 2) | Max  | Units |
|------------------|-----------------------------------|----------------------------------------------|--------------------------------------------|-----|-----------------|------|-------|
| VI               | Input Clamp Voltage               | $V_{CC} = Min, I_I = -18 \text{ mA}$         |                                            |     |                 | -1.2 | V     |
| V <sub>OH</sub>  | HIGH Level                        | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max | <sub>CC</sub> = Min, I <sub>OH</sub> = Max |     | 0.4             |      | V     |
|                  | Output Voltage                    | $V_{IL} = Max, V_{IH} = Min$                 |                                            | 2.7 | 3.4             |      | V     |
| V <sub>OL</sub>  | LOW Level                         | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max |                                            |     |                 | 0.5  | V     |
|                  | Output Voltage                    | $V_{IH} = Min, \ V_{IL} = Max$               |                                            |     |                 | 0.5  | V     |
| I <sub>I</sub>   | Input Current @ Max Input Voltage | $V_{CC} = Max, V_I = 5.5V$                   |                                            |     |                 | 1    | mA    |
| I <sub>IH</sub>  | HIGH Level                        | V <sub>CC</sub> = Max                        | P0, P1 or G3                               |     |                 | 200  | μА    |
|                  | Input Current                     | $V_I = 2.7V$                                 | P3                                         |     |                 | 100  |       |
|                  |                                   |                                              | P2                                         |     |                 | 150  |       |
|                  |                                   |                                              | C <sub>n</sub>                             |     |                 | 50   |       |
|                  | !                                 |                                              | G0, G2                                     |     |                 | 350  | ]     |
|                  |                                   |                                              | G1                                         |     |                 | 400  |       |
| I <sub>IL</sub>  | LOW Level                         | V <sub>CC</sub> = Max                        | P0, P1 or G3                               |     |                 | -8   | mA    |
|                  | Input Current                     | $V_I = 0.5V$                                 | P3                                         |     |                 | -4   |       |
|                  |                                   |                                              | P2                                         |     |                 | -6   |       |
|                  |                                   |                                              | C <sub>n</sub>                             |     |                 | -2   |       |
|                  |                                   |                                              | G0, G2                                     |     |                 | -14  |       |
|                  |                                   |                                              | G1                                         |     |                 | -16  |       |
| Ios              | Short Circuit Output Current      | V <sub>CC</sub> = Max (Note 3)               |                                            | -40 |                 | -100 | mA    |
| Іссн             | Supply Current with Outputs HIGH  | V <sub>CC</sub> = Max (Note 4)               |                                            |     | 39              | 55   | mA    |
| I <sub>CCL</sub> | Supply Currents with Outputs LOW  | V <sub>CC</sub> = Max (Note 5)               |                                            | -   | 69              | 109  | mA    |

Note 2: All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ .

Note 3: Not more than one output should be shorted at a time, and the duration should not exceed one second.

 $\textbf{Note 4: } I_{\text{CCH}} \text{ is measured with all outputs OPEN, inputs P3 and G3 at 4.5V, and all other inputs grounded.}$ 

Note 5: I<sub>CCL</sub> is measured with all outputs OPEN, inputs G0, G1, and G2 at 4.5V, and all other inputs grounded.

# **Switching Characteristics**

at  $V_{CC} = 5V$  and  $T_A = 25^{\circ}C$ 

|                  |                                                    |                             | $R_L = 280\Omega$      |      |                        |     | Units |
|------------------|----------------------------------------------------|-----------------------------|------------------------|------|------------------------|-----|-------|
| Symbol           | Parameter                                          | From (Input)                | C <sub>L</sub> = 15 pF |      | C <sub>L</sub> = 50 pF |     |       |
|                  |                                                    | To (Output)                 | Min                    | Max  | Min                    | Min |       |
| t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output | GN or PN to $C_{n+x, y, z}$ |                        | 7    |                        | 10  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output | GN or PN to $C_{n+x, y, z}$ |                        | 7    |                        | 11  | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output | GN or PN to G               |                        | 7.5  |                        | 11  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output | GN or PN to G               |                        | 10.5 |                        | 14  | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output | PN to P                     |                        | 6.5  |                        | 10  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output | PN to P                     |                        | 10   |                        | 14  | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output | $C_n$ to to $C_{n+x, y, z}$ |                        | 10   |                        | 13  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output | $C_n$ to to $C_{n+x, y, z}$ |                        | 10.5 |                        | 14  | ns    |



16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com