

# ELCT201 Digital Logic Design Sheet 5

#### **Problem I:**

A BCD-to-seven-segment decoder is a combinational circuit that converts a decimal digit in BCD to an appropriate code for the selection of segments in a display indicator used for displaying the decimal digit in a familiar form. The seven outputs of the decoder (a,b,c,d,e,f and g) select the corresponding segments in the display, as shown in the following figure (a). The numeric display chosen to represent the decimal digit is shown in figure (b). Using a truth table and K-maps, design the BCD-to-seven-segment decoder using a minimum number of gates. The six invalid combinations should result in a blank in a display.



#### **Solution:**



1:7- segment display.

- The input to the 7-segment display is number to be displayed, largest number to be displayed on a single 7-segment display is 9, which can be represented in 4 bits. Hence, **input** is 4 bit number (ABCD) to be displayed and **output** is 7-bit number which are 7 segments (a to g).

| A | В | C | D | a | b | С | d | e | f | g |
|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |
| 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |
| 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |
| 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |







$$b = A'B' + A'C'D' + B'C' + A'CD$$





$$c = A'B + A'D + B'C'$$



**Problem II:** Design a 4-bit combinational circuit incrementer (a circuit that adds one to a 4-bit binary number). The circuit can be designed using four half-adders.

## **Solution:**

## 4 bit incrementer:

$$\begin{array}{c} A_3 A_2 A_1 A_0 \\ \hline 0_4 0_3 0_2 0_1 0_0 \end{array}$$

Half Adder is used to add two input variables, so we will need 4 half adders to perform the 4-bit incrementer operation.



**Problem III:** Design a binary multiplier that multiplies two 4—bit numbers. Use AND gates and binary adders.

# **Solution:**

Multiplying two 4-bit numbers Multiplications yields the following:

# Implementation using 4-bit Full adder Blocks:

#### 4-bit Full Adder:



# 4 bit Multiplier:

The 4-bit multiplier can be implemented using 3 4bit adder blocks as follows:



**Problem IV:** Design a combinational circuit that takes two 4–bit numbers A and B and a 1–bit input C. The circuit should function as an adder or a subtractor of the inputs A and B, such that based on the input C it toggles between addition and subtraction. Assume that A>B.

## **Solution:**

- Xor Function can be used as a controller to obtain A or A', XOR outputs inverse of input1 (A) if input2 (B) is 1

| Α | В | A <b>XOR</b> B |
|---|---|----------------|
| 0 | 0 | 0              |
| 0 | 1 | 1              |
| 1 | 0 | 1              |
| 1 | 1 | 0              |

