## MPI 3 RMA

Bill Gropp and Rajeev Thakur



## Why Change RMA?

- "Problems with using MPI 1.1 and 2.0 as compilation targets for parallel language implementations"
  - <a href="http://upc.lbl.gov/publications/bonachea-duell-mpi.pdf">http://upc.lbl.gov/publications/bonachea-duell-mpi.pdf</a>
  - But note the assumption of cache coherence
- Mismatch with hardware evolution
  - ◆ Or not will GPGPUs be cache-coherent? 1000 core processors?
- Lack of support for "classical" shared-memory operations (including the misnamed "Win\_lock"); active messages



Lack of use by MPI programmers

2

## Possible Topics

- Read-modify-update for MPI RMA
- Blocking RMA routines (with implied sync); what is memory consistency model?
- Respond to Dan Bonachea's paper on why MPI RMA unsuited to UPC with enhancements (such as a different "window" model).
  - ◆ Probably includes light-weight replacements
- Changes to MPI RMA for cache coherent systems (good idea or is it too late?)
  Other RMA models (remote mmap?)



## Scope must include:

- MPI "flavor"
- Portability and Ubiquity
- Performance on the fastest platforms
- Memory consistency with THREAD\_MULTIPLE



4