# **University of Toronto**

# Faculty of Applied Science and Engineering

# **ECE532 Digital Systems Design**

# Bluetooth PMOD Guide

| Document Name | Bluetooth PMOD Guide with ILA Debugging |
|---------------|-----------------------------------------|
| Authors       | Shariq Khalil Ahmed                     |
|               | Kazi Sudipto Arif                       |
| Revision      | 1.0                                     |
| Revision Date | April 11, 2017                          |

# **Table of Contents**

| 1 Introduction                                  | 2 |
|-------------------------------------------------|---|
| 2 Prerequisites                                 | 2 |
| 3 Instructions                                  | 2 |
| 3.1 Adding UART to Block Design                 | 2 |
| 3.2 Adding Constraints for JA Header            | 3 |
| 3.3 Generate Bitstream File                     | 4 |
| 3.4 Export Hardware and Control with Xilinx SDK | 4 |
| 3.5 Connect and Send Data over Bluetooth        | 4 |
| 4 Debugging with ILA and Script                 | 5 |
| 4.1 Adding the ILA core to Block Design         | 5 |
| 4.2 Getting Data from ILA core                  | 7 |

#### 1 Introduction

This document is intended as a quick guide to get your design to send and receive data with a BT2 Pmod Module in a few minutes. It also gives you a quick introduction to debugging with the ILA (Integrated Logic Analyzer) with bluetooth in context. The document assumes that the reader has completed the tutorials assigned at the start of ECE532S Digital Systems Design. A completed version of this tutorial can be found here:

https://github.com/shariqkhalilahmed/BT2PmodExample

## 2 Prerequisites

The following hardware is required to follow this guide:

- Nexys 4 DDR board
- BT2 Pmod

The following software is required to follow this guide:

- Vivado Design Suite 2016.2 (Your mileage may vary with other versions of Vivado)
- Xilinx SDK 2016.2 (Your mileage may vary with other versions of Xilinx SDK)
- Base Microblaze project created in Tutorial 2 (microblaze) for ECE532

#### 3 Instructions

Note: While digilent offers their own custom IP for the BT2 Pmod we have found that unless you need the more complex functionality offered by the custom IP, using simple Uartlite IP is much easier when integrating in hardware as well as software.

### 3.1 Adding UART to Block Design

- Open the Base Microblaze project from Tutorial 2 (microblaze) in Vivado
- Select 'Open Block Design' under IP Integrator
- Right-click anywhere in the design and select 'Add IP'
- Search for and select 'AXI Uartlite'
- Right-click on the IP and select 'Customize Block'
- Under 'IP Configuration' tab, configure IP to match settings of BT2 Pmod. The default settings for BT2 Pmod are seen in Figure 1. Press OK.
- Right-click block and select 'Block Properties'
- In Block Properties > General, rename name to 'bt uart'
- Change configuration of 'axi uartlite 0' to match 'bt uart' as well



Figure 1. AXI Uartlite configuration for default BT2 Pmod settings

- Find 'microblaze\_0\_xlconcat' block in your design, right-click and select 'Customize Block'
- Change number of ports to 2
- Now connect interrupt output of 'bt\_uart' to newly generated input port of 'microblaze 0 xlconcat'
- Right-click UART interface signal in bt uart, and select 'Make External'
- Rename the external interface to uart bt2
- Run Automatic Connection for S AXI interface for bt uart
- Ensure s\_axi\_aclk and a\_axi\_aresetn are connected (use 'axi\_uartlite\_0' connections for reference)

### 3.2 Adding Constraints for JA Header

- Open .xdc file found under 'Constraints' in 'Sources'
- Add the following three lines to the end of the constraints file
  - #JA PMOD RXD TXD for BT2PMOD

- set\_property -dict { PACKAGE\_PIN D18 IOSTANDARD LVCMOS33 }
   [get\_ports { uart\_bt2\_txd }]; #IO\_L21N\_T3\_DQS\_A18\_15 Sch=ja[2]
- set\_property -dict { PACKAGE\_PIN E18 IOSTANDARD LVCMOS33 }
   [get\_ports { uart\_bt2\_rxd }]; #IO\_L21P\_T3\_DQS\_15 Sch=ja[3]
- Save file

#### 3.3 Generate Bitstream File

We are now ready to generate the hardware:

- Go to 'Sources', right-click .bd design under wrapper and select 'Reset Output Products'
- Select 'Generate Block Design' under IP Integrator
- Select 'Generate Bitstream' under Program and Debug (This will ask to generate synthesis and Implementation as well)

#### 3.4 Export Hardware and Control with Xilinx SDK

- Select File > Export > Export Hardware and insure 'Include bitstream' is checked
- Select File > Launch SDK
- In the previous hello world.c, paste helloworld.c from github:
   <a href="https://github.com/shariqkhalilahmed/BT2PmodExample/blob/master/src/bt\_test\_proj/bt\_test\_proj.sdk/bt\_simple/src/helloworld.c">https://github.com/shariqkhalilahmed/BT2PmodExample/blob/master/src/bt\_test\_proj/bt\_test\_proj.sdk/bt\_simple/src/helloworld.c</a>
- Plug in Nexys 4 DDR board with BT2 Pmod on JA header
- Flash the hardware from Xilinx Tools > Program FPGA (ensure latest hardware platform is being flashed)
- Under run configurations, select the current configuration and head to STDIO Connection
- Ensure that port is set to highest COM port and baud rate is set to whatever you set for Uartlite IPs in block design
- Click Run

#### 3.5 Connect and Send Data over Bluetooth

You should now be able to send any byte data over bluetooth by typing in USB UART console and vice versa. Ensure that a device is connected over bluetooth to the BT2 Pmod. Any bluetooth device acting as serial terminal over bluetooth 2.0 should work. Here is a sample Android App that can connect to BT2 Pmod: <a href="https://github.com/shariqkhalilahmed/FPGASnapChatBluetooth">https://github.com/shariqkhalilahmed/FPGASnapChatBluetooth</a>. Here is an app on the Google Play Store that can send and received data with BT2 Pmod: <a href="https://play.google.com/store/apps/details?id=de.kai\_morich.serial\_bluetooth\_terminal&hl=en">https://play.google.com/store/apps/details?id=de.kai\_morich.serial\_bluetooth\_terminal&hl=en</a>

- Download and install either to an Android Phone
- Search for and connect to a name variant of 'RNBT-AAA3' (This is BT2 Pmod's name)
- Send and receive text over bluetooth from using USB UART console

### 4 Debugging with ILA and Script

## 4.1 Adding the ILA core to Block Design

If the system about does not work or you want to verify incoming and outgoing data over UART RX and TX lines, this sections guides you through connecting an ILA (Integrated Logic Analyzer), using the ILA and parsing the collected dump using provided verify.rb Ruby script on github: <a href="https://github.com/shariqkhalilahmed/BT2PmodExample/blob/master/src/verify.rb">https://github.com/shariqkhalilahmed/BT2PmodExample/blob/master/src/verify.rb</a>

- Open Block Design
- Right-Click and Add IP
- Search for ILA
- Configure the ILA to match the settings seen in Figure 2



Figure 2. ILA configuration

- Ensure Probe Width is 1 under Probe Ports
- In Block Design, for both USB and Bluetooth Uartlite, expand UART interface by clicking + sign

- Right-click on rx and tx for both Uartlite select 'Make External'
- Right-click the tx for both Uartlite and select 'Mark Debug'
- Right-click the nets (wires) going into rx and select 'Mark Debug'
- Connect the clk input of the ILA block to the clk s axi clk of the uartlite
- Connect the probes of the ILA in the following fashion
  - o Probe[0] rx of bt uart
  - Probe[1] tx of bt uart
  - o Probe[2] rx of axi uartlite 0
  - o Probe[3] tx of axi\_uartlite\_0
- Rename the external rx and tx ports to bt tx, usb tx, bt rx, usb rx
- Ensure connections are identical to Figure 3



Figure 3. ILA connections to Uartlite Blocks

- Modify the following lines in the .xdc constraints files to:
  - set\_property -dict { PACKAGE\_PIN C4 IOSTANDARD LVCMOS33 }
     [get ports { usb rx }];
  - set\_property -dict { PACKAGE\_PIN D4 IOSTANDARD LVCMOS33 } [get\_ports { usb\_tx }];

- set\_property -dict { PACKAGE\_PIN D18 IOSTANDARD LVCMOS33 }
   [get ports { bt tx }]; #IO L21N T3 DQS A18 15 Sch=ja[2]
- set\_property -dict { PACKAGE\_PIN E18 IOSTANDARD LVCMOS33 }
   [get\_ports { bt\_rx }]; #IO\_L21P\_T3\_DQS\_15 Sch=ja[3]

### 4.2 Getting Data from ILA core

- Perform Steps 3.3 & 3.4
- Open Hardware Manager under Program and Debug in Vivado
- Open Target >Auto Connect to Target
- Select ILA Core in Hardware Window
- In Dashboard, under Trigger Settings, set a trigger on bt\_rx equivalent to sense a 1-to-0 transition
- Right-click and Run trigger to arm the ILA for capture
- Send text using bluetooth device
- ILA should have triggered and would be showing waveforms
- In the waveform window, select the save file button (White file with green +)
- Save the ILA captured data in .csv format
- Edit the ruby script 'verify.rb' from the github repo and change the filename parameter on line 6 to the file you saved

  (https://github.com/shorialkholilehmod/PT2PmodEvample/blob/moster/src/verify.rb)
  - $(\underline{https://github.com/shariqkhalilahmed/BT2PmodExample/blob/master/src/verify.rb})$
- Make sure Ruby is installed (Available for both Windows and Linux) and run the script (ruby ./verify.rb)
- Script should print baud rate, messages received and sent along with data integrity check