| Function Call/Return Operation |                | Notes                                               | Clock Cycles                  |     |
|--------------------------------|----------------|-----------------------------------------------------|-------------------------------|-----|
| BL                             | label          | LR ← return address; PC ← address of label          | Function call                 |     |
| BLX                            | R <sub>n</sub> | $LR \leftarrow return \ address; PC \leftarrow R_n$ | Function call                 | 2.4 |
| BX                             | R <sub>n</sub> | $PC \leftarrow R_n$                                 | BX LR used as function return | 2-4 |
| В                              | label          | PC ← address of label                               |                               |     |

| Load Integer Constant Operation |                           | Operation                             | Flags | Notes                                             | Clock Cycles |
|---------------------------------|---------------------------|---------------------------------------|-------|---------------------------------------------------|--------------|
| ADR                             | R <sub>d</sub> ,label     | $R_d \leftarrow address \ of \ label$ |       | PC-4095 ≤ <i>address</i> ≤ PC+4095                |              |
| MOVS                            | R <sub>d</sub> , constant | $R_d \leftarrow constant$             | NZ    | 0≤constant≤255 (FF <sub>16</sub> ) & a few others |              |
| MVN{S}                          | R <sub>d</sub> , constant | $R_d \leftarrow \sim constant$        | NZ    | 0≤constant≤255 (FF <sub>16</sub> ) & a few others | 1            |
| MOVW                            | R <sub>d</sub> , constant | $R_d \leftarrow constant$             |       | 0≤ <i>constant</i> ≤65535 (FFFF <sub>16</sub> )   |              |
| MOVT                            | R <sub>d</sub> , constant | R <sub>d</sub> <3116> ← constant      |       | 0≤ <i>constant</i> ≤65535 (FFFF <sub>16</sub> )   |              |

| Load/Sto | re Memory                           | Operation                                       | Bits | Notes                                               | Clock Cycles |
|----------|-------------------------------------|-------------------------------------------------|------|-----------------------------------------------------|--------------|
| LDRB     | R <sub>d</sub> ,[address mode]      | $R_d \leftarrow memory < 70 > (zero\ extended)$ | 8    | R <sub>d</sub> <318> ← 24 0's                       |              |
| LDRSB    | R <sub>d</sub> ,[address mode]      | $R_d \leftarrow memory < 70 > (sign\ extended)$ | 8    | $R_d < 318 $ $\leftarrow$ 24 copies of $R_d < 7 >$  |              |
| LDRH     | R <sub>d</sub> ,[address mode]      | R <sub>d</sub> ← memory<150> (zero extended)    | 16   | R <sub>d</sub> <3116> ← 16 0's                      | 2            |
| LDRSH    | R <sub>d</sub> ,[address mode]      | $R_d \leftarrow memory<150>(sign\ extended)$    | 16   | $R_d < 3116 > \leftarrow 16$ copies of $R_d < 16 >$ |              |
| LDR      | R <sub>d</sub> ,[address mode]      | R <sub>d</sub> ← memory<310>                    | 32   |                                                     |              |
| LDRD     | $R_{t}$ , $R_{t2}$ , [address mode] | $R_{t2}.R_t \leftarrow memory < 630 >$          | 64   | Can't use register offset mode                      | 3            |
| STRB     | R <sub>d</sub> ,[address mode]      | $R_d \rightarrow memory < 70 >$                 | 8    |                                                     |              |
| STRH     | R <sub>d</sub> ,[address mode]      | R <sub>d</sub> → memory<150>                    | 16   |                                                     | 2            |
| STR      | R <sub>d</sub> ,[address mode]      | $R_d \rightarrow memory < 310 >$                | 32   |                                                     |              |
| STRD     | Rt,Rt2,[address mode]               | $R_{t2}.R_t \rightarrow memory < 630 >$         | 64   | Can't use register offset mode                      | 3            |

| Load/Store Multiple |                                   | Operation                                                     | Notes                               | Clock Cycles     |
|---------------------|-----------------------------------|---------------------------------------------------------------|-------------------------------------|------------------|
| POP                 | {register list}                   | registers ← memory[SP]; SP+=4×#registers                      | regs: Not SP; PC/LR, but not both   |                  |
| PUSH                | {register list}                   | $SP-=4\times \# registers; registers \rightarrow memory[SP]$  | regs: Neither SP or PC.             |                  |
| LDMIA               | R <sub>n</sub> !,{register list}  | $registers \leftarrow memory[R_n]$                            | if "!" is appended,                 | 1 + #registers   |
| STMIA               | R <sub>n</sub> !,{register list}  | registers $\rightarrow$ memory[R <sub>n</sub> ]               | then $R_n += 4 \times \# registers$ | _ T + #registers |
| LDMDB               | R <sub>n</sub> !,{register list}  | $registers \leftarrow memory[R_n - 4 \times \#registers]$     | if "!" is appended,                 |                  |
| STMDB               | R <sub>n</sub> !,{ register list} | registers $\rightarrow$ memory[R <sub>n</sub> - 4×#registers] | then $R_n -= 4 \times \# registers$ |                  |

| Move / Ad | ld / Subtract             | Operation                               | Flags | operand2            | Clock Cycles |
|-----------|---------------------------|-----------------------------------------|-------|---------------------|--------------|
| MOV{S}    | $R_d$ , $R_n$             | $R_d \leftarrow R_n$                    | NZ    |                     |              |
| ADD{S}    | $R_d$ , $R_n$ , operand 2 | $R_d \leftarrow R_n + operand2$         | NZCV  | Options:            |              |
| ADC{S}    | $R_d$ , $R_n$ , operand 2 | $R_d \leftarrow R_n + operand2 + C$     | NZCV  | 1. Constant (0-255) | 1            |
| SUB{S}    | $R_d$ , $R_n$ , operand 2 | $R_d \leftarrow R_n - operand2$         | NZCV  | 2. register         | 1            |
| SBC{S}    | $R_d$ , $R_n$ , operand 2 | $R_d \leftarrow R_n - operand2 + C - 1$ | NZCV  | 3. register,shift   |              |
| RSB{S}    | $R_d$ , $R_n$ , operand 2 | $R_d \leftarrow operand2 - R_n$         | NZCV  |                     |              |

Revised: October 6, 2017

| Multiply / | Divide                                    | de Operation Flags Notes                                 |     | Clock Cycles                                |      |
|------------|-------------------------------------------|----------------------------------------------------------|-----|---------------------------------------------|------|
| MUL{S}     | $R_d$ , $R_n$ , $R_m$                     | $R_d \leftarrow (R_n \times R_m) < 310 >$                | NZC | 32 ← 32×32; C←undefined                     |      |
| MLA        | $R_d$ , $R_n$ , $R_m$ , $R_a$             | $R_d \leftarrow R_a + (R_n \times R_m) < 310 >$          |     | 32 ← 32 + 32×32                             |      |
| MLS        | $R_d$ , $R_n$ , $R_m$ , $R_a$             | $R_d \leftarrow R_a - (R_n \times R_m) < 310 >$          |     | 32 ← 32 - 32×32                             |      |
| SMMUL      | $R_d$ , $R_n$ , $R_m$                     | $R_d \leftarrow (R_n \times R_m) < 6332 >$               |     | Lleas upper half of signed                  |      |
| SMMLA      | $R_d$ , $R_n$ , $R_m$ , $R_a$             | $R_d \leftarrow (R_n \times R_m) < 6332 > + R_a$         |     | Uses upper half of signed<br>64-bit product | 1    |
| SMMLS      | $R_d$ , $R_n$ , $R_m$ , $R_a$             | $R_d \leftarrow (R_n \times R_m) < 6332 > - R_a$         |     | on-bit product                              |      |
| [s]MULL    | $R_{dlo}$ , $R_{dhi}$ , $R_{n}$ , $R_{m}$ | $R_{dhi}R_{dlo} \leftarrow R_n \times R_m$               |     | Signed/Unsigned: 64 ← 32x32                 |      |
| [S]MLAL    | $R_{dlo}$ , $R_{dhi}$ , $R_{n}$ , $R_{m}$ | $R_{dhi}R_{dlo} \leftarrow R_{dhi}R_{dlo} + R_{n}xR_{m}$ |     | Signed/Unsigned: 64 ← 64 + 32×32            |      |
| [S]DIV     | $R_d$ , $R_n$ , $R_m$                     | $R_d \leftarrow R_n / R_m$                               |     | Signed/Unsigned: 32 ← 32÷32                 | 2-12 |

| Saturati | ng Instructions             | Operation                  | Min               | Max                 | Notes                                                              | Clock Cycles |
|----------|-----------------------------|----------------------------|-------------------|---------------------|--------------------------------------------------------------------|--------------|
| SSAT     | $R_d$ , $n$ , $operand 2$   | $R_d \leftarrow operand2$  | -2 <sup>n-1</sup> | 2 <sup>n-1</sup> -1 | operand2: R <sub>m</sub>                                           |              |
| USAT     | R <sub>d</sub> ,n, operand2 | $R_d \leftarrow operand2$  | 0                 | 2 <sup>n</sup> -1   | or R <sub>m</sub> ,ASR constant<br>or R <sub>m</sub> ,LSL constant | 1            |
| QADD     | $R_d$ , $R_n$ , $R_m$       | $R_d \leftarrow R_n + R_m$ | -2 <sup>31</sup>  | <b>2</b> 31_1       |                                                                    |              |
| QSUB     | $R_d$ , $R_n$ , $R_m$       | $R_d \leftarrow R_n - R_m$ | =251              | 231-1               |                                                                    |              |

| SIMD Satur                       | rating ADD/SUB        | Operation                                    | Min to Max                                | Notes                           | Clock Cycles |
|----------------------------------|-----------------------|----------------------------------------------|-------------------------------------------|---------------------------------|--------------|
| $\left[\frac{Q}{UQ}\right]$ ADD8 | $R_d$ , $R_n$ , $R_m$ | $R_d[bits] \leftarrow R_n[bits] + R_m[bits]$ | Q: -2 <sup>7</sup> to 2 <sup>7</sup> -1   | For bytes 0 through 3:          |              |
| $\left[\frac{Q}{UQ}\right]$ SUB8 | $R_d$ , $R_n$ , $R_m$ | $R_d[bits] \leftarrow R_n[bits] - R_m[bits]$ | <mark>UQ</mark> : 0 to 2 <sup>7</sup> -1  | bits 70, 158,<br>2316, and 3124 |              |
| Q<br>UQADD16                     | $R_d$ , $R_n$ , $R_m$ | $R_d[bits] \leftarrow R_n[bits] + R_m[bits]$ | Q: -2 <sup>15</sup> to 2 <sup>15</sup> -1 | For halfwords 0 and 1:          | 1            |
| [QUQ]SUB16                       | $R_d$ , $R_n$ , $R_m$ | $R_d[bits] \leftarrow R_n[bits] - R_m[bits]$ | UQ: 0 to 2 <sup>16</sup> -1               | bits 150 and 3116               |              |

| SIMD Non-S              | Saturating ADD/SUB                             | Operation                                    | GE Flags                                                  | Notes                           | Clock Cycles |
|-------------------------|------------------------------------------------|----------------------------------------------|-----------------------------------------------------------|---------------------------------|--------------|
| SDD8                    | $R_d$ , $R_n$ , $R_m$                          | $R_d[bits] \leftarrow R_n[bits] + R_m[bits]$ | S: sum $\ge 0$ ? 1 : 0<br>U: sum $\ge 2^8$ ? 1 : 0        | For bytes 0 through 3:          |              |
| [subs]SUB8              | R <sub>d</sub> ,R <sub>n</sub> ,R <sub>m</sub> | $R_d[bits] \leftarrow R_n[bits] - R_m[bits]$ | S: diff ≥ 0 ? 1 : 0<br>U: diff ≥ 0 ? 1 : 0                | bits 70, 158,<br>2316, and 3124 |              |
| S ADD16                 | R <sub>d</sub> ,R <sub>n</sub> ,R <sub>m</sub> | $R_d[bits] \leftarrow R_n[bits] + R_m[bits]$ | S: sum $\ge 0$ ? 11 : 00<br>U: sum $\ge 2^{16}$ ? 11 : 00 | For halfwords 0 and 1:          | 1            |
| [ <mark>s</mark> ]SUB16 | $R_d$ , $R_n$ , $R_m$                          | $R_d[bits] \leftarrow R_n[bits] - R_m[bits]$ | S: diff $\geq 0$ ? 11 : 00<br>U: diff $\geq 0$ ? 11 : 00  | bits 150 and 3116               |              |

Revised: October 6, 2017 Page 2 of 7

| Q and GE | Flag Instructions         | Operation                                                             | Notes                                           | Clock Cycles |
|----------|---------------------------|-----------------------------------------------------------------------|-------------------------------------------------|--------------|
| SEL      | $R_d$ , $R_n$ , $R_m$     | $R_d[bits] \leftarrow (GE[byte] = 1) ? R_n[bits] : R_m[bits]$         | For bytes 0-3: bits 70, 158, 2316, & 3124       |              |
| MRS      | R <sub>d</sub> ,APSR      | $R_d$ <3127> $\leftarrow$ NZCVQ<br>$R_d$ <1916> $\leftarrow$ GE flags | All other bots of $R_d$ are filled with zeroes. | 1            |
| MSR      | APSR_nzcvq,R <sub>n</sub> | $NZCVQ \leftarrow R_n < 3127 >$                                       | Other flags in the PSR                          |              |
| MSR      | APSR_g,R <sub>n</sub>     | GE flags $\leftarrow R_n < 1916 >$                                    | are not affected.                               |              |

| SIMD Multiply Instructions Operation |                                           | Operation                                                                                  | Notes                | Clock Cycles |
|--------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------|----------------------|--------------|
| SMUAD                                | $R_d$ , $R_n$ , $R_m$                     | $R_d \leftarrow R_n < 1500 > \times R_m < 1500 > + R_n < 3116 > \times R_m < 3116 >$       | Sets Q flag if an    |              |
| SMUSD                                | $R_d$ , $R_n$ , $R_m$                     | $R_d \leftarrow R_n < 1500 > \times R_m < 1500 > -R_n < 3116 > \times R_m < 3116 >$        | addition or subtrac- |              |
| SMLAD                                | $R_d$ , $R_n$ , $R_m$ , $R_a$             | $R_d \leftarrow R_a + R_n < 1500 > \times R_m < 1500 > + R_n < 3116 > \times R_m < 3116 >$ | tion overflows; does | 1            |
| SMLSD                                | $R_d$ , $R_n$ , $R_m$ , $R_a$             | $R_d \leftarrow R_a + R_n < 1500 > \times R_m < 1500 > - R_n < 3116 > \times R_m < 3116 >$ | <u>not</u> saturate. | 1            |
| SMLALD                               | $R_{dlo}$ , $R_{dhi}$ , $R_n$ , $R_m$     | $R_{dhi}.R_{dlo} += Rn<1500> \times R_{m}<1500> + Rn<3116> \times R_{m}<3116>$             |                      |              |
| SMLSLD                               | $R_{dlo}$ , $R_{dhi}$ , $R_{n}$ , $R_{m}$ | $R_{dhi}.R_{dlo} += Rn<1500> \times R_{m}<1500> - Rn<3116> \times R_{m}<3116>$             |                      |              |

Appending "X" to instruction mnemonic changes operand2s to  $Rn<15..00>\times Rm<31..16>$  and  $Rn<31..16>\times Rm<15..00>$ .

| Signed Mu | ultiply Halfwords     | Operation                                         | Notes        | Clock Cycles |
|-----------|-----------------------|---------------------------------------------------|--------------|--------------|
| SMULBB    | $R_d$ , $R_n$ , $R_m$ | $R_d \leftarrow R_n < 1500 > \times R_m < 1500 >$ |              |              |
| SMULBT    | $R_d$ , $R_n$ , $R_m$ | $R_d \leftarrow R_n < 1500 > \times R_m < 3116 >$ | 22 / 16 / 16 | 1            |
| SMULTB    | $R_d$ , $R_n$ , $R_m$ | $R_d \leftarrow R_n < 3116 > \times R_m < 1500 >$ | 32 ← 16×16   | 1            |
| SMULTT    | $R_d$ , $R_n$ , $R_m$ | $R_d \leftarrow R_n < 3116 > \times R_m < 3116 >$ |              |              |

| Pack Halfy | words                                    | Operation                                                                                                                 | operand2                                        | Notes | Clock Cycles |
|------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------|--------------|
| PKHBT      | $R_d$ , $R_n$ , operand 2                | <b>B</b> tm: R <sub>d</sub> <1500> ← R <sub>n</sub> <1500><br><b>T</b> op: R <sub>d</sub> <3116> ← <i>operand</i> 2<3116> | Options: 1. register                            |       | 1            |
| РКНТВ      | R <sub>d</sub> ,R <sub>n</sub> ,operand2 | <b>T</b> op: $R_d$ <3116> $\leftarrow$ $R_n$ <3116> <b>B</b> tm: $R_d$ <1500> $\leftarrow$ <i>operand</i> 2<1500>         | register,LSL constant     register,ASR constant |       | 1            |

| Compa | re Instructions            | Operation                 | operand2            | Notes         | Clock Cycles |
|-------|----------------------------|---------------------------|---------------------|---------------|--------------|
| CMP   | R <sub>n</sub> ,operand2   | R <sub>n</sub> - operand2 | Options:            | Updates: NZCV |              |
| CMN   | R <sub>n</sub> , operand 2 | $R_n + operand2$          | 1. constant (0-255) | Updates: NZCV | 1            |
| TST   | R <sub>n</sub> ,operand2   | R <sub>n</sub> & operand2 | 2. register         | Updates: NZC  | 1            |
| TEQ   | R <sub>n</sub> ,operand2   | R <sub>n</sub> ^ operand2 | 3. register,shift   | Updates: NZC  |              |

Revised: October 6, 2017 Page 3 of 7

| Conditiona    | al Branch Instructions | Operation                                   | Notes                     | Clock Cycles    |
|---------------|------------------------|---------------------------------------------|---------------------------|-----------------|
| Всс           | label                  | Branch to label if "cc" is true             | "cc" is a condition code  |                 |
| CBZ           | R <sub>n</sub> , label | Branch to <i>label</i> if R <sub>n</sub> =0 | Can't use in an IT block  | 1 (Fail) or 2-4 |
| CBNZ          | R <sub>n</sub> , label | Branch to <i>label</i> if R <sub>n</sub> ≠0 | Can't use in an IT block  |                 |
| $ITc_1c_2c_3$ | condition code         | Each $c_i$ is one of T, E, or <i>empty</i>  | Controls 1-4 instructions | 1               |

| Shift Instructions |                                          | Operation                                                                        | Flags | operand2                   | Notes             | Clock Cycles |
|--------------------|------------------------------------------|----------------------------------------------------------------------------------|-------|----------------------------|-------------------|--------------|
| ASR{S}             | $R_d$ , $R_n$ , operand 2                | $R_d \leftarrow R_n >> operand2$ (arithmetic shift right)                        | NZC   |                            | Sign extends      |              |
| LSL{S}             | R <sub>d</sub> ,R <sub>n</sub> ,operand2 | $R_d \leftarrow R_n << operand2 (logical shift left)$                            | NZC   | Options:                   | Zana filla        |              |
| LSR{S}             | R <sub>d</sub> ,R <sub>n</sub> ,operand2 | $R_d \leftarrow R_n >> operand2$ (logical shift right)                           | NZC   | 1. constant<br>2. register | Zero fills        | 1            |
| ROR{S}             | R <sub>d</sub> ,R <sub>n</sub> ,operand2 | $R_d \leftarrow R_n >> operand2$ (rotate right)                                  | NZC   | 2. 76813167                | right rotate      |              |
| RRX{S}             | $R_d$ , $R_n$                            | $R_d \leftarrow R_n >> 1$ ; $R_d < 31 > \leftarrow C$ ; $C \leftarrow R_n < 0 >$ | NZC   |                            | 33-bit rotate w/C |              |

| Bitwise In | nstructions               | Operation                               | Flags | operand2            | Notes | Clock Cycles |
|------------|---------------------------|-----------------------------------------|-------|---------------------|-------|--------------|
| AND{S}     | $R_d$ , $R_n$ , operand 2 | $R_d \leftarrow R_n \& operand2$        | NZC   |                     |       |              |
| ORR{S}     | $R_d$ , $R_n$ , operand 2 | $R_d \leftarrow R_n \mid operand2$      | NZC   | Options:            |       |              |
| EOR{S}     | $R_d$ , $R_n$ , operand 2 | $R_d \leftarrow R_n \land operand2$     | NZC   | 1. constant (0-255) |       | 1            |
| BIC{S}     | $R_d$ , $R_n$ , operand 2 | $R_d \leftarrow R_n \& \sim operand2$   | NZC   | 2. register         |       | 1            |
| ORN{S}     | $R_d$ , $R_n$ , operand 2 | $R_d \leftarrow R_n \mid \sim operand2$ | NZC   | 3. register,shift   |       |              |
| MVN{S}     | R <sub>d</sub> ,operand2  | $R_d \leftarrow \sim operand2$          | NZC   |                     |       |              |

| Bitfield Instructions |                                           | Operation                                          | Notes        | Clock Cycles |
|-----------------------|-------------------------------------------|----------------------------------------------------|--------------|--------------|
| BFC                   | R <sub>d</sub> ,lsb,width                 | $SelectedBitfieldOf(R_d) \leftarrow 0$             |              |              |
| BFI                   | R <sub>d</sub> ,R <sub>n</sub> ,lsb,width | $SelectedBitfieldOf(R_d) \leftarrow LSBitsOf(R_n)$ |              | 1            |
| SBFX                  | $R_d$ , $R_n$ , $lsb$ , $width$           | $R_d \leftarrow SelectedBitfieldOf(R_n)$           | Sign extends | 1            |
| UBFX                  | $R_d$ , $R_n$ , $lsb$ , $width$           | $R_d \leftarrow SelectedBitfieldOf(R_n)$           | Zero extends |              |

| Bits / B | ytes / Words                   | Operation                                  | Notes               | Clock Cycles |
|----------|--------------------------------|--------------------------------------------|---------------------|--------------|
| CLZ      | $R_d$ , $R_n$                  | $R_d \leftarrow CountLeadingZeroesOf(R_n)$ | #leading 0's = 0-32 |              |
| RBIT     | R <sub>d</sub> ,R <sub>n</sub> | $R_d \leftarrow ReverseBitOrderOf(R_n)$    |                     | 1            |
| REV      | R <sub>d</sub> ,R <sub>n</sub> | $R_d \leftarrow ReverseByteOrderOf(R_n)$   |                     |              |

| Pseudo- | Instructions          | Operation                 | Flags   | Replaced by                            | Clock Cycles |
|---------|-----------------------|---------------------------|---------|----------------------------------------|--------------|
| LDR     | $R_{d}$ ,= $constant$ | $R_d \leftarrow constant$ | MOVS:NZ | MOV, MOVS, MVN, MOVW, or LDR           |              |
| NEG     | $R_d$ , $R_n$         | $R_d \leftarrow -R_n$     | NZCV    | RSBS R <sub>d</sub> ,R <sub>n</sub> ,0 | 1            |
| CPY     | $R_d$ , $R_n$         | $R_d \leftarrow R_n$      |         | MOV R <sub>d</sub> ,R <sub>n</sub>     |              |

Revised: October 6, 2017 Page 4 of 7

| Floating-I | Point PUSH/POP     | Operation                                         | Clock Cycles   |
|------------|--------------------|---------------------------------------------------|----------------|
| VPUSH      | {FP register list} | SP -= 4×#registers, copy registers to memory[SP]  | 1              |
| VPOP       | {FP register list} | Copy memory[SP] to registers, SP += 4×# registers | 1 + #registers |

| Floating-Poin | nt Load Constant           |                                                                                 | Clock Cycles |
|---------------|----------------------------|---------------------------------------------------------------------------------|--------------|
| VMOV          | S <sub>d</sub> ,fpconstant | fpconstant must be $\pm m \times 2^{-n}$ , $(16 \le m \le 31 \& 0 \le n \le 7)$ | 1            |

| Floating-Point Copy Registers Operation |                                          | Clock Cycles                                                                          |   |
|-----------------------------------------|------------------------------------------|---------------------------------------------------------------------------------------|---|
| VMOV                                    | S <sub>d</sub> ,S <sub>m</sub>           | $S_d \leftarrow S_m$                                                                  |   |
| VMOV                                    | R <sub>d</sub> ,S <sub>m</sub>           | $R_d \leftarrow S_m$                                                                  | 1 |
| VMOV                                    | S <sub>d</sub> ,R <sub>m</sub>           | $S_d \leftarrow R_m$                                                                  |   |
| VMOV                                    | $R_{t}$ , $R_{t2}$ , $S_{m}$ , $S_{m+1}$ | $R_t \leftarrow S_m$ ; $R_{t2} \leftarrow S_{m+1}$ ( $S_m$ , $S_{m+1}$ adjacent regs) | 2 |
| VMOV                                    | $S_{m}$ , $S_{m+1}$ , $R_t$ , $R_{t2}$   | $S_m \leftarrow R_t$ ; $S_{m+1} \leftarrow R_{t2}$ ( $S_m$ , $S_{m+1}$ adjacent regs) |   |

| Floating-Po | int Load Registers                  | Operation                                                                                                        | Clock Cycles   |
|-------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------|
| VLDR        | $S_d$ ,[ $R_n$ ]                    | $S_d \leftarrow memory32[R_n]$                                                                                   |                |
| VLDR        | $S_d$ ,[ $R_n$ ,constant]           | $S_d \leftarrow memory32[R_{n+constant}]$                                                                        | 2              |
| VLDR        | S <sub>d</sub> ,label               | $S_d \leftarrow memory32[Address of label]$                                                                      |                |
| VLDR        | $D_{d}$ , $[R_n]$                   | $D_d \leftarrow memory64[R_n]$                                                                                   |                |
| VLDR        | $D_{d,}[R_{n,}constant]$            | $D_d \leftarrow memory64[R_{n+} constant]$                                                                       | 3              |
| VLDR        | D <sub>d</sub> ,label               | $D_d \leftarrow memory64[Address of label]$                                                                      |                |
| VLDMIA      | R <sub>n</sub> !,{FP register list} | FP registers $\leftarrow$ memory, $R_n$ = lowest address;<br>Updates $R_n$ if write-back flag (!) is included.   | 1 1 #          |
| VLDMDB      | R <sub>n</sub> !,{FP register list} | FP registers ← memory, R <sub>n</sub> -4 = highest address;<br>Must append (!) and always updates R <sub>n</sub> | 1 + #registers |

| Floating-Po | oint Store Registers        | Operation                                                                                                                    | Clock Cycles   |
|-------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------|
| VSTR        | $S_d$ ,[ $R_n$ ]            | $S_d \rightarrow memory32[R_n]$                                                                                              | 2              |
| VSTR        | $S_d$ ,[ $R_n$ , constant]  | $S_d \rightarrow memory32[R_n + constant]$                                                                                   | 2              |
| VSTR        | $D_d$ ,[ $R_n$ ]            | $D_d \rightarrow memory64[R_n]$                                                                                              | 2              |
| VSTR        | $D_d$ ,[ $R_n$ , constant]  | $D_d \rightarrow memory64[R_{n+constant}]$                                                                                   | 3              |
| VSTMIA      | $R_n!$ , {FP register list} | $FP \ registers \rightarrow memory$ , $R_n = lowest \ address$ ; Updates $R_n$ if write-back flag (!) is included.           | 1 + #registers |
| VSTMDB      | $R_n!$ , {FP register list} | FP registers $\rightarrow$ memory, R <sub>n</sub> -4 = highest address;<br>Must append (!) and always updates R <sub>n</sub> | 1 + #registers |

Revised: October 6, 2017 Page 5 of 7

| Floating-Point Cor | nvert Representation           | Operation                                                            | Clock Cycles |
|--------------------|--------------------------------|----------------------------------------------------------------------|--------------|
| VCVT.F32.U32       | S <sub>d</sub> ,S <sub>m</sub> | $S_d \leftarrow (float) S_m$ , where $S_m$ is an unsigned integer    |              |
| VCVT.F32.S32       | S <sub>d</sub> ,S <sub>m</sub> | $S_d \leftarrow (float) S_m$ , where $S_m$ is a 2's comp integer     | 1            |
| VCVT{R}.U32.F32    | S <sub>d</sub> ,S <sub>m</sub> | $S_d \leftarrow (uint32\_t) S_m$ , rounded if suffix "R" is appended | 1            |
| VCVT{R}.S32.F32    | S <sub>d</sub> ,S <sub>m</sub> | $S_d \leftarrow (int32\_t) S_m$ , rounded if suffix "R" is appended  |              |

| Floating-Point | Arithmetic            | Operation                                         | Clock Cycles |
|----------------|-----------------------|---------------------------------------------------|--------------|
| VADD.F32       | $S_d$ , $S_n$ , $S_m$ | $S_d \leftarrow S_n + S_m$                        |              |
| VSUB.F32       | $S_d$ , $S_n$ , $S_m$ | $S_d \leftarrow S_n - S_m$                        |              |
| VNEG.F32       | $S_d$ , $S_m$         | $S_d \leftarrow -S_m$                             | 1            |
| VABS.F32       | $S_d$ , $S_m$         | $S_d \leftarrow  S_m $ ; (clears FPU sign bit, N) |              |
| VMUL.F32       | $S_d$ , $S_n$ , $S_m$ | $S_d \leftarrow S_n \times S_m$                   |              |
| VDIV.F32       | $S_d$ , $S_n$ , $S_m$ | $S_d \leftarrow S_n \div S_m$                     |              |
| VSQRT.F32      | $S_d$ , $S_m$         | $S_d \leftarrow \sqrt{S_m}$                       | 14           |
| VMLA.F32       | $S_d$ , $S_n$ , $S_m$ | $S_d \leftarrow S_d + S_n \times S_m$             | 3            |
| VMLS.F32       | $S_d$ , $S_n$ , $S_m$ | $S_d \leftarrow S_d - S_n \times S_m$             | 3            |

| Floating-Point ( | Compare                        | Operation                                                                   | Clock Cycles |
|------------------|--------------------------------|-----------------------------------------------------------------------------|--------------|
| VCMP.F32         | S <sub>d</sub> ,S <sub>m</sub> | Computes S <sub>d</sub> - S <sub>m</sub> and updates FPU Flags in FPSCR     |              |
| VCMP.F32         | S <sub>d</sub> ,#0.0           | Computes S <sub>d</sub> - 0 and updates FPU Flags in FPSCR                  | 1            |
| VMRS             | APSR_nzcv,FPSCR                | Core CPU Flags ← FPU Flags (Needed between VCMP.F32 and conditional branch) |              |

### Addressing Modes for *floating-point* load and store instructions (VLDR & VSTR):

| Addressing Mode  | Syntax            | Meaning                    | Example  |
|------------------|-------------------|----------------------------|----------|
| Immediate Offset | $[R_n]$           | $address = R_n$            | [R5]     |
| Immediate Offset | $[R_n, constant]$ | $address = R_n + constant$ | [R5,100] |

#### **Shift Codes:**

Any of these may be applied as the "shift" option of "operand2" in Move / Add / Subtract, Compare, and Bitwise Groups.

| Shift Code   | Meaning                                     | Notes                                |
|--------------|---------------------------------------------|--------------------------------------|
| LSL constant | Logical Shift Left by constant bits         | Zero fills; 0 ≤ constant ≤ 31        |
| LSR constant | Logical Shift Right by constant bits        | Zero fills; 1 ≤ <i>constant</i> ≤ 32 |
| ASR constant | Arithmetic Shift Right by constant bits     | Sign extends; 1 ≤ constant ≤ 32      |
| ROR constant | ROtate Right by constant bits               | $1 \le constant \le 32$              |
| RRX          | Rotate Right eXtended (with carry) by 1 bit |                                      |

Revised: October 6, 2017 Page 6 of 7

# Cortex-M4F Instructions used in *ARM Assembly for Embedded Applications* (ISBN 978-1-54390-804-6) Addressing Modes for *integer* load and store instructions (LDR, STR, etc.):

Any of these may be used with all variations of LDR/STR except LDRD/STRD, which may not use Register Offset Mode.

| Addressing Mode  | Syntax                                         | Meaning                                           | Example       |
|------------------|------------------------------------------------|---------------------------------------------------|---------------|
| Immediate Offset | [R <sub>n</sub> ]                              | $address = R_n$                                   | [R5]          |
| ininediate Onset | [R <sub>n</sub> ,constant]                     | $address = R_n + constant$                        | [R5,100]      |
| Register Offset  | [R <sub>n</sub> ,R <sub>m</sub> ]              | $address = R_n + R_m$                             | [R4,R5]       |
| Register Offset  | [R <sub>n</sub> ,R <sub>m</sub> ,LSL constant] | $address = R_n + (R_m << constant)$               | [R4,R5,LSL 3] |
| Pre-Indexed      | $[R_n, constant]!$                             | $R_n \leftarrow R_n + constant$ ; $address = R_n$ | [R5,100]!     |
| Post-Indexed     | $[R_n]$ , constant                             | $address = R_n; R_n \leftarrow R_n + constant$    | [R5],100      |

#### **Condition Codes:**

If appended to an FPU instruction within an IT block, the condition code precedes any extension. (E.g., VADDGT.F32)

| Condition Code             | CMP Meaning   | VCMP Meaning    | Requirements                                  |
|----------------------------|---------------|-----------------|-----------------------------------------------|
| EQ (Equal)                 | ==            | ==              | Z = 1                                         |
| NE (Not Equal)             | !=            | != or unordered | Z = 0                                         |
| HS (Higher or Same)        | unsigned ≥    | ≥ or unordered  | C = 1 Note: Synonym for "CS" (Carry Set)      |
| LO (Lower)                 | unsigned <    | <               | C = 0 Note: Synonym for "CC" (Carry Clear)    |
| HI (Higher)                | unsigned >    | > or unordered  | C = 1 && Z = 0                                |
| LS (Lower or Same)         | unsigned ≤    | ≤               | C = 0    Z = 1                                |
| GE (Greater Than or Equal) | signed ≥      | ≥               | N = V                                         |
| LT (Less Than)             | signed <      | < or unordered  | N≠V                                           |
| GT (Greater Than)          | signed >      | >               | Z = 0 && N = V                                |
| LE (Less Than or Equal)    | signed ≤      | ≤ or unordered  | Z = 1    N ≠ V                                |
| CS (Carry Set)             | unsigned ≥    | ≥ or unordered  | C = 1 Note: Synonym for "HS" (Higher or Same) |
| CC (Carry Clear)           | unsigned <    | <               | C = 0 Note: Synonym for "LO" (Lower)          |
| MI (Minus)                 | negative      | <               | N = 1                                         |
| PL (Plus)                  | non-negative  | ≥ or unordered  | N = 0                                         |
| VS (Overflow Set)          | overflow      | unordered       | V = 1                                         |
| VC (Overflow Clear)        | no overflow   | not unordered   | V = 0                                         |
| AL (Always)                | unconditional | unconditional   | Always true                                   |

Notes: 1. This is only a partial list of the most commonly-used ARM Cortex-M4 instructions.

- 2. Clock Cycle counts do not include delays due to stalls when an instruction must wait for the previous instruction to complete.
- 3. There are magnitude restrictions on immediate constants; see ARM documentation for more information.

Revised: October 6, 2017 Page 7 of 7