# ECE 429 Laboratory 6: Carry-Ripple Addition I

Alexander Lukens

Illinois Institute of Technology

November 2, 2020

## 1 Introduction

In this laboratory, students will create the schematic cellview for a full adder. This will require students to design and implement the transistor level schematic of a full-adder using the mirror adder model. This results in a circuit that is far more complex than circuits designed in previous laboratory sessions.

After the schematic is created, it will be compared to the functionality of a Verilog file performing an addition operation using Formality ESP. Students will then calculate the propagation delay

# 2 Theory\Pre-lab

This laboratory is the first of 3 that will implement the hierarchical design model first introduced in laboratory 5. Hierarchical design refers to the design of a CMOS circuit using a combination of multiple cells. Furthermore, in hierarchical design, more complex cells are made from simplified cells. This allows some abstraction in a VLSI design, as the complex cells can be implemented instead of each single transistor. This drastically simplifies the design process of complex circuits, while retaining full detail retention of the components in the design.

During the next 3 labs, a full-adder cell will be created, and then this cell will be used multiple times to implement a 4-bit ripple adder. By using a full-adder in the hierarchical design structure, 4 duplicates of this cell can be utilized and linked together to create a 4-bit adder. This drastically reduces the time required to design the adder, compared to designing it completely from scratch.

A transistor schematic of a single bit mirror adder is shown below:



Figure 1: Transistor Schematic for Full Adder

# 3 Implementation

The first step in implementing a full adder using CMOS logic is to create a cell to hold the various cellviews in Cadence Virtuoso, and then design the schematic cellview. The final result is shown below.



Figure 2: Schematic Cellview for Full Adder

To test this design, a testing circuit was created. This circuit will have three voltage source objects connected to each of the full adder inputs to allow the designer to test various input transitions into the full adder. The outputs from the full adder will be connected to capacitors to provide output load capacitance.



Figure 3: Testing Circuit for Full Adder

In order to test various input transitions, a SPICE netlist was exported for the testing circuit. Then, the input transitions were manipulated to test for the propagation delays when the inputs a,b,ci go from  $010\rightarrow011$  and  $100\rightarrow101$ . The modified netlists and result values are shown below

```
File Edit View Search Tools Documents Help
           New Open
                             Save
                                           Print.
 □ lab6_100_101.sp x □ lab6_010_011.sp x
m8 net60 net79 vdd! vdd! PMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m7 vdd! ci vdd! vdd! PMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
m/ vdd: CI vdd: PMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m5 vdd! b vdd! PMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m4 net79 a net76 vdd! PMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m3 net79 ci net32 vdd! PMOS_VTL L=50e-9 W=720e-9 AD=75.6e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m3 net79 ci net32 vdd! PMOS_VTL L=50e-9 W=720e-9 AD=75.6e-15 AS=75.6e-15 PD=300e-9 PS=300e-9 M=1
m2 net76 b vdd! vdd! PMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
m1 net32 b vdd! vdd! PMOS_VTL L=50e-9 W=720e-9 AD=75.6e-15 AS=75.6e-15 PD=30e-9 PS=300e-9 M=1
m0 net32 a vdd! vdd! PMOS_VTL L=50e-9 W=720e-9 AD=75.6e-15 AS=75.6e-15 PD=30e-9 PS=30e-9 M=1
m27 net88 ci 0 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=30e-9 PS=300e-9 M=1
m26 net89 b net88 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
m25 net60 a net89 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
m26 net89 b net88 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
m27 net60 a net89 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
m28 net60 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
m21 s net60 0 0 NMOS VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m20 co net79 0 0 NMOS VTL L=50e-9 W=360e-9 AD=37.8e-15 AS=37.8e-15 PD=570e-9 PS=570e-9 M=1 m19 net51 ci 0 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
m18 net51 b 0 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
m17 net51 a 0 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m16 net75 b 0 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m15 net70 b 0 0 NMOS_VTL L=50e-9 W=360e-9 AD=37.8e-15 AS=37.8e-15 PD=570e-9 PS=570e-9 M=1
m14 net70 a 0 0 NMOS_VTL L=50e-9 W=360e-9 AD=37.8e-15 AS=37.8e-15 PD=570e-9 PS=570e-9 M=1 m13 net79 a net75 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m12 net79 ci net70 0 NMOS_VTL L=50e-9 W=360e-9 AD=37.8e-15 AS=37.8e-15 PD=570e-9 PS=570e-9 M=1
 mll net60 net79 net51 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
 .ends FullAdder
** End of subcircuit definition.
 ** Library name: my429
 ** Cell name: lab6

** View name: schematic
 v3 ci 0 PULSE 0 1.1 0 10e-12 10e-12 490e-12 1e-9
 v2 b 0 DC=1.1
v1 a 0 DC=0
       vdd! 0 DC=1.1
 c1 co 0 le-15
c0 s 0 le-15
  TRAN 1e-12 5e-9 START=0.0
   measure tpdr
  +TRIG v(ci) VAL='0.55' RISE=1
  +TARG v(co) VAL='0.55' RISE=1
   measure tpdf
 +TRIG v(ci) VAL='0.55' FALL=1
+TARG v(co) VAL='0.55' FALL=1
 xi2 a b ci co s FullAdder
 🧩 国 🧭 🦻 🐌 lab6 - File Manager
                                                                                                                               | ab6_010_011.sp (~/Desktop/ECE429/lab6) - gedit
```

Figure 4: 010→011 Transition Netlist



Figure 5:  $010\rightarrow011$  Propagation Delays

```
File Edit View Search Tools Documents Help
 9
        100
                        Û
 New Open
                       Save
                                  Print.
□ lab6_100_101.sp x
□ lab6_010_011.sp x
m8 net60 net79 vdd! vdd! PMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m7 vdd! ci vdd! vdd! PMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
m/ vdd: CI vdd: Vdd: PMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m5 vdd! a vdd! vdd! PMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m4 net79 a net76 vdd! PMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m3 net79 ci net32 vdd! PMOS_VTL L=50e-9 W=720e-9 AD=75.6e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m3 net79 ci net32 vdd! PMOS_VTL L=50e-9 W=720e-9 AD=75.6e-15 AS=75.6e-15 PD=930e-9 PS=930e-9 M=1
m2 net76 b vdd! vdd! PMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m1 net32 b vdd! vdd! PMOS_VTL L=50e-9 W=720e-9 AD=75.6e-15 AS=75.6e-15 PD=930e-9 PS=930e-9 M=1 m0 net32 a vdd! vdd! PMOS_VTL L=50e-9 W=720e-9 AD=75.6e-15 AS=75.6e-15 PD=930e-9 PS=930e-9 M=1
m27 net88 ci 0 0 NMOS_VTL_L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
m26 net89 b net88 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m25 net60 a net89 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m21 s net60 0 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m20 co net79 0 0 NMOS_VTL L=50e-9 W=30e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m19 net51 ci 0 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1 m19 net51 ci 0 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
m18 net51 b 0 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
m17 net51 a 0 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
m16 net75 b 0 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
m15 net70 b 0 0 NMOS_VTL L=50e-9 W=360e-9 AD=37.8e-15 AS=37.8e-15 PD=570e-9 PS=570e-9 M=1
m14 net70 a 0 0 NMOS_VTL L=50e-9 W=360e-9 AD=37.8e-15 AS=37.8e-15 PD=570e-9 PS=570e-9 M=1
m13 net79 a net75 0 NMOS VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
m12 net79 ci net70 0 NMOS VTL L=50e-9 W=360e-9 AD=37.8e-15 AS=37.8e-15 PD=570e-9 PS=570e-9 M=1
ml1 net60 net79 net51 0 NMOS_VTL L=50e-9 W=90e-9 AD=9.45e-15 AS=9.45e-15 PD=300e-9 PS=300e-9 M=1
.ends FullAdder
** End of subcircuit definition.
 ** Library name: my429
** Cell name: lab6

** View name: schematic
v3 ci 0 PULSE 0 1.1 0 10e-12 10e-12 490e-12 1e-9
v2 b 0 DC=0
v1 a 0 DC=1.1
 v0 vdd! 0 DC=1.1
c1 co 0 1e-15
c0 s 0 1e-15
  TRAN 1e-12 5e-9 START=0.0
  measure tpdr
 +TRIG v(ci) VAL='0.55' RISE=1
 +TARG v(co) VAL='0.55' RISE=1
  measure tpdf
 +TRIG v(ci) VAL='0.55' FALL=1
+TARG v(co) VAL='0.55' FALL=1
 xi2 a b ci co s FullAdder
```

Figure 6: 100→101 Transition Netlist



Figure 7: 100→101 Propagation Delays

In order to fully ensure the functionality of the full adder, the schematic design was tested against a verilog file performing the function of a full adder. This verilog file and the result from Formality ESP equivalence testing are shown below.

```
adderv (~/Desktop/ECE429/lab6) - gedit

File Edit View Search Tools Documents Help

New Open Save Print... Undo Redo Cut Copy Paste Find Replace

adderv x

module

adder(a,b,ci,s,col);
input a,b,ci;
output s,co;
assign s=a^b^ci;
assign co=(a&b)|(b&ci)|(ci&a);
endmodule
```

Figure 8: Adder.v Verilog File



Figure 9: Equivalence Checking Results

## 4 Deliverables

• It is known that the most timing-critical path in a full adder is from ci to co. For the circuit to compute co, why are the transistors sized differently and why is ci used as the inner inputs?

The carry-in to carry-out path is the most time critical in a ripple adder, because when multiple adders are connected together, the next ripple adder is waiting on the carry-out value of the previous adder. By using CI as the inner input, the rise/fall time due to CI is minimized, as all other transistor capacitance are charged (by the A and B values) by the time the CI signal is received. This in turn minimizes the path delay of the ripple adder, decreasing the overall delay of the circuit. By using different sized transistors, the resistance and capacitance of the CI/CO circuit are selected to decrease the delay of the path.

### 5 Bonus Work

In order to produce a model for the propagation delay of the mirror adder from ci to co, the linear delay model can be used. This model produces a delay shown by

$$d = g * h + p \tag{1}$$

where g is the logical effort of the gate, h is the electrical effort of the gate, and p is the parasitic delay of the gate. To find the delay of a path including multiple gates, the path delay can be computed.

$$D = N * F^{1/N} + P \tag{2}$$

Where N is the number of stages, F is the total path effort, and P is the total parasitic delay of the path To apply this to the mirror adder created in this lab, the Tpdr and Tpdf delays should be sampled at several output capacitance values. This will produce a linear relation between the propagation delay and output capacitance. A netlist testing this situation can be created by editing the netlists used previously in this laboratory. For brevity, only one netlist simulation was performed  $(a,b,ci) = (0,1,0) \rightarrow (0,1,1)$ 



Figure 10: Bonus work Netlist

The experimental results found by simulating this netlist in HSPICE are shown below



Figure 11: Bonus work mt0 data

Using the data obtained from the SPICE simulation, a graph can be created and extrapolated to determine the equation for the propagation delay of the path  $ci\rightarrow co$ .



Figure 12: Bonus work Plotted data

Averaging the trendlines for the data results in the equation for the propagation delay being found as:

$$D = 1.17 * C_{out} + 12.1 \tag{3}$$

This equation shows that the parasitic delay of the path is 12.1 ps, and the effort of the gate with respect to output capacitance is 1.17C ps.

### 6 Conclusions

To conclude, this laboratory session should be considered a success. Students were successfully able to design and implement a full adder using CMOS logic. Students utilized a template for a ripple adder design to determine transistor sizing and implement the PMOS and NMOS networks in Cadence Virtuoso. The design was then successfully tested for equivalence with a full adder Verilog file using Formality ESP, and the propagation delays of various input transitions were determined using SPICE simulations. In subsequent laboratory sessions, this full adder design will be further developed to include a layout cellview, and the design will be expanded construct a 4-bit ripple adder.

Students will use the skills obtained in this laboratory to design increasingly complex CMOS circuits using the Cadence EDA suite. Students will also use formal circuit verification techniques practiced in this laboratory session to ensure the functionality of CMOS designs. Using SPICE simulations, students will also be able to optimize their designs for minimum propagation delay.

#### 7 Resources

- Choi, Ken. "ECE 429 Laboratory 6 Manual." Illinois Institute of Technology, November 2, 2020.
- Kim, Victoria. "ECE 429 Guideline for Writing Report & Grading Criteria." Illinois Institute of Technology, November 2, 2020.