# ECE 429 Laboratory 5: Hierarchical Design and Formal Verification

Alexander Lukens

Illinois Institute of Technology

October 24, 2020

### 1 Introduction

In this laboratory, students will be introduced to hierarchical design and verification techniques for CMOS circuits. Students will be required to implement a physical design layout for a 2-input NAND gate, and then use this layout with the inverter layout created in Lab 3 to make a 2-input AND gate. A new cell will be created in Cadence Virtuoso to hold the AND gate, and create a testing circuit to ensure correct functionality. A netlist of the physical layout cellview will be extracted, and the functionality will be compared to a Verilog file containing the behavioral description of an AND gate. Students will then calculate the rising and falling propagation delay of the AND gate using methods from previous laboratory sessions.

## 2 Theory\Pre-lab

In this lab, students will use hierarchical design to implement an AND gate. Hierarchical design refers to the design of a CMOS circuit using a combination of multiple cells. Furthermore, in hierarchical design, more complex cells are made from simplified cells. This allows some abstraction in a VLSI design, as the complex cells can be implemented instead of each single transistor. This drastically simplifies the design process of complex circuits, while retaining full detail retention of the components in the design.

In order for hierarchical design to be effective, a circuit verification and equivalence check must be utilized. One type of verification is the checking of a layout design functionality versus the corresponding schematic cellview. One tool that implements this verification is Calibre Layout Versus Schematic (LVS). This quickly ensures that the design is compliant with the port names and functionality implemented in the schematic cellview. Another verification technique is Calibre Design Rule Checking (DRC), which allows users to test their physical layout design for compliance with the design rules of a specific process technology library. This allows designers to ensure that their design will be producible on the specified process node.

A third type of verification is equivalence checking. Using equivalence checking, the CMOS design implemented in Cadence Virtuoso can be tested for functionality against a Verilog hardware description language file. This finally allows the designer to confirm that their design will carry out the intended function when implemented in hardware.

For the Prelab for Lab 5, students were required to sketch the stick diagram of a 2-input NAND gate, and a logic gate diagram for a 2-input AND gate. These diagrams are shown below.



Figure 1: Stick Diagram for a 2-input NAND gate



Figure 2: Logic Gate Diagram for a 2-input AND gate

# 3 Implementation

To create the 2-input AND gate, a physical layout must be created for the 2-input NAND gate. This involves first setting the schematic of the NAND gate to use transistors of length=50nm and width=90nm. Then, the layout cellview was created according to the design of the NAND gate stick diagram.

Using this diagram, the physical layout will be implemented as follows:



Figure 3: Layout Cellview for 2-input NAND gate

This layout was then verified for compliance with the design rules using Calibre Design Rule Checking (DRC), and for functionality compared to the schematic cellview using Calibre Layout vs Schematic (LVS)



Figure 4: NAND DRC Result



Figure 5: NAND LVS Result

After successfully implementing the NAND layout cellview, a schematic cell was created for the 2-input AND gate. From this schematic, a symbol cellview was automatically generated



Figure 6: Schematic Cellview for 2-input AND gate



Figure 7: Symbol Cellview for 2-input AND gate

The symbol cellview for the AND gate was used to create a testing circuit for this cell. This test circuit will be used to manipulate the input values to the AND gate to determine the rising and falling propagation delay of the gate. This will use similar methods to previous laboratories.



Figure 8: 2-input AND gate testing circuit

The next step in the implementation of the AND cell is to create a layout cellview that implements the physical design of the 2-input AND gate. This was completed by utilizing the 2-input NAND gate created previously, and then connecting the output of the NAND gate to an inverter, also created previously. The final layout is shown below.



Figure 9: 2-input AND gate layout cellview

To ensure that this design could actually be implemented on the FreePDK45 process, the design was ran through Calibre DRC to enforce the FreePDK design rules on the layout. After compliance was ensured, the layout was tested against the schematic cellview to ensure functionality. The results of both of these tests are shown below.



Figure 10: 2-input AND gate Design Rule Checking (DRC) Results



Figure 11: 2-input AND gate Layout vs Schematic (LVS) Results

After completing the LVS test, the functionality is ensured against the schematic cellview in Cadence Virtuoso. The next step is to ensure that the design actually works as intended. This can be done by

comparing the functionality of the design in Virtuoso against a Verilog module that performs an AND operation. This is done using Cadence ESP, a tool used to check design equivalence.



Figure 12: AND gate design using Verilog



Figure 13: 2-input AND gate ESP Equivalence Results

Now that the design functionality has been completely confirmed, the design can be tested for performance. This is done similarly to Laboratory 4, where several propagation delay tests are performed using

SPICE netlists that determine the rising and falling delay of the gate based on certain input values.



Figure 14: Netlist for  $00\rightarrow 11$  transition



Figure 15: Netlist for  $01\rightarrow 11$  transition

```
| Die Edit View Search Jools Documents Help | Die Edit View Search Jools Documents Help | Die Edit View Search Jools Documents Help | Die Edit View American | Die Institut | Die Ins
```

Figure 16: Netlist for  $10\rightarrow 11$  transition



Figure 17: MT0 for  $00\rightarrow 11$  transition



Figure 18: MT0 for  $01\rightarrow 11$  transition



Figure 19: MT0 for  $10\rightarrow11$  transition

| W:90nm<br>L:50nm<br>C: 1fF | Input Transitions |        |        |
|----------------------------|-------------------|--------|--------|
|                            | 00->11            | 01->11 | 10->11 |
| Tpdr(ps)                   | 18.86             | 17.59  | 19.40  |
| Tpdf(ps)                   | 14.76             | 19.66  | 22.54  |

Figure 20: Propagation delay results

### 4 Deliverables

• Is there any other way to design an AND gate than combining an inverter with a NAND gate? Which one will you prefer?

Yes, an AND gate could also be created by using two NAND gates. The first NAND gates would take in the inputs A and B, and the second NAND gate would act as an inverter by attaching both inputs to the output of the first NAND gate. This design would be preferable over the NAND and inverter design, because multiples of a given gate (all NAND design) is easier to produce and implement over a design implementing multiple types of gates

• Do the input transitions leading to the propagation delays match your expectations? Why or why not?

Yes, the propagation delays meet my expections. All delays were determined to be larger than the NAND gate and Inverter gates used in previous labs. This makes sense, because the gates are connected in series. Specifically, it makes sense that the  $10\rightarrow11$  transition will take the longest time as this will require charging of the most capacitance based on the NAND layout created previously (see figure 3).

• Is there any relationship between the propagation delays you measured in this lab for the AND gate and those you measured in Lab 2 for the inverter and in Lab 4 for the NAND gate?

The propagation delays measured in this laboratory is the sum of the propagation delays of the individual NAND and Inverter circuits. This makes sense, as in the design of the AND gate, both circuits were implemented in series, and the Inverter only reacts to the output of the NAND gate after that output is changed.

• What is the difference between a schematic and a Verilog model?

When designing a schematic, the designer has complete control over all parts of the schematic design. This includes individual transistor placement, method of implementation, etc. In a verilog model, all of these parameters are "infered" by the compiler, such that the specifics of the implementation are not known to the designer. In this way, the schematic gives more specific control over the implementation of a circuit, and allows for more robust simulation (timing, power, etc) than the Verilog model.

#### 5 Conclusions

To conclude, this laboratory session should be considered a success. Students were successfully able to design and implement a 2-input AND gate in Cadence Virtuoso. Students were able to create a schematic, layout, symbol, and testing circuit for the AND gate. Students tested the layout for functionality against the schematic cellview, and then ensured compliance with the design rules for the FreePDK45 process library. Then, students used a netlist produced by Cadence Virtuoso to ensure functionality of the design versus a Verilog file performing a logical AND operation using equivalence checking software.

Students will use the skills obtained in this laboratory to design and implement more complex CMOS circuits in future laboratory sessions. Furthermore, students will be able to ensure design compliance and functionality at all stages of the digital logic design process. Students will use the hierarchical design process implemented in this laboratory session to provide abstraction for increasingly complex logic cells, allowing for more efficient design in Cadence Virtuoso.

#### 6 Resources

- Choi, Ken. "ECE 429 Laboratory 5 Manual." Illinois Institute of Technology, October 24, 2020.
- Kim, Victoria. "ECE 429 Guideline for Writing Report & Grading Criteria." Illinois Institute of Technology, October 24, 2020.