



#### **Basic Data Types** ▶ Integral • Stored & operated on in general (integer) registers Signed vs. unsigned depends on instructions used Intel Bytes byte 1 [unsigned] char word 2 [unsigned] short double word 4 [unsigned] int guad word [unsigned] long int (x86-64) ▶ Floating Point Stored & operated on in floating point registers ASM Intel Bytes С Single float Double double Extended 10/12/16 long double



#### **Array Access** ▶ Basic Principle $T \mathbf{A}[L];$ Array of data type T and length L • Identifier A can be used as a pointer to array element 0: Type T\* int val[5]; x + 4x + 8 x + 12 x + 16 x + 20Reference Type Value val[4] val val+1 &val[2] val[5] \*(val+1) val + i





```
Array Loop Example (IA32)
               void incr(iarray a) {
                int i:
                 for (i = 0; i < ALEN; i++)
                  a[i]++;
      \# edx = a
      movl $0, %eax
                                eax = i
    .L4:
                             # loop:
      addl $1, (%edx, %eax, 4) #
                                 a[i]++
      addl $1, %eax
                                 i++
      cmpl $5, %eax
                                 i:5
      jne .L4
                                 if !=, goto loop
```









## **Nested Array Row Access Code**

```
int *get_pgh(int index)
{
   return pgh[index];
}

#define PCOUNT 4
   iarray pgh[PCOUNT] =
   {{1, 5, 2, 0, 6},
   {{1, 5, 2, 1, 3},
   {{1, 5, 2, 1, 7},
   {{1, 5, 2, 2, 1}}};

# %eax = index
   leal (%eax,%eax,4),%eax # 5 * index
   leal pgh(,%eax,4),%eax # pgh + (20 * index)
```

- Row Vector
  - pgh[index] is array of 5 int's
  - Starting address pgh+20\*index
- ▶ IA32 Code
  - Computes and returns address
  - Compute as pgh + 4\*(index+4\*index)

## **Nested Array Element Access**

- ▶ Array Elements
  - A[i][j] is element of type *T*, which requires *K* bytes
  - Address **A** + i \* (C \* K) + j \* K = A + (i \* C + j) \* K



# **Nested Array Element Access Code**

```
int get pgh digit
 (int index, int dig)
 return pgh[index][dig];
movl 8(%ebp), %eax
                            # index
leal (%eax, %eax, 4), %eax
                            # 5*index
addl 12(%ebp), %eax
                            # 5*index+dia
                            # offset 4*(5*index+dig)
movl pgh(,%eax,4), %eax
  Array Elements
    pgh[index][dig] is int
    Address:pgh + 20*index + 4*dig
      \cdot = pgh + 4*(5*index + dig)
  ▶ IA32 Code

    Computes address pgh + 4*((index+4*index)+dig)
```



## **Element Access in Multi-Level Array**

```
(int index, int dig)
{
  return univ[index][dig];
}

movl 8(%ebp), %eax  # index
  movl univ(,%eax,4), %edx  # p = univ[index]
  movl 12(%ebp), %eax  # dig
```

► Computation (IA32)

int get univ digit

- Element access Mem [Mem [univ+4\*index]+4\*dig]
- · Must do two memory reads
- · First get pointer to row array
- · Then access element within array

movl (%edx, %eax, 4), %eax # p[dig]

# Array Element Accesses Nested array int get\_pgh\_digit (int index, int dig) { return pgh[index][dig]; } Accesses looks similar in C, but addresses very different: Mem [pgh+20\*index+4\*dig] Multi-level array int get\_univ\_digit (int index, int dig) { return univ[index][dig]; } Accesses looks similar in C, but addresses very different:

## N X N Matrix Co #define N 16

- Fixed dimensions
  - Know value of N at compile time
- Variable dimensions, explicit indexing
  - Traditional way to implement dynamic arrays
- Variable dimensions, implicit indexing
  - Now supported by gcc

```
#define N 16
typedef int fix_matrix[N][N];
/* Get element ā[i][j] */
int fix_ele
    (fix_matrix a, int i, int j)
{
    return a[i][j];
}
```

```
#define IDX(n, i, j) ((i)*(n)+(j))
/* Get element a[i][j] */
int vec_ele
  (int n, int *a, int i, int j)
{
   return a[IDX(n,i,j)];
}
```

```
/* Get element a[i][j] */
int var_ele
  (int n, int a[n][n], int i, int j) {
   return a[i][j];
}
```

#### 16 X 16 Matrix Access

- Array Elements
  - Address A + i\* (C\* K) + j\* K
  - C = 16, K = 4

```
/* Get element a[i][j] */
int fix_ele(fix_matrix a, int i, int j) {
    return a[i][j];
}

movl 12(%ebp), %edx # i
    sall $6, %edx # i*64
    movl 16(%ebp), %eax # j
    sall $2, %eax # j*4
    addl 8(%ebp), %eax # a + j*4
    movl (%eax,%edx), %eax # *(a + j*4 + i*64)
```

#### n X n Matrix Access Array Elements Address A + i\* (C\*K) + j\*K C = n, K = 4 /\* Get element a[i][j] \*/ int var ele(int n, int a[n][n], int i, int j) { return a[i][j]; movl 8(%ebp), %eax # n sall \$2, %eax # n\*4 movl %eax, %edx # n\*4 imull 16(%ebp), %edx # i\*n\*4 movl 20(%ebp), %eax # j # j\*4 sall \$2, %eax addl 12(%ebp), %eax # a + j\*4 (%eax, %edx), %eax # \*(a + j\*4 + i\*n\*4)





```
Optimizing Variable Array Access
Compute ajp = &a[i][j]

    Initially = a + 4*j

                            /* Retrieve column j from array */
                            void var column
  · Increment by 4*n
                              (int n, int a[n][n],
            Value
 Register
                               int j, int *dest)
 %есх
            ajp
 %edi
            dest
                              int i;
                              for (i = 0; i < n; i++)
 %edx
                                dest[i] = a[i][j];
 %ebx
            4*n
 %esi
.L18:
                              # loop:
  mov1
         (%ecx), %eax
                                  Read *ajp
Save in dest[i]
        %eax, (%edi, %edx, 4)
  movl
  addl
        $1, %edx
  addl
        $ebx, %ecx
                                  ajp += 4*n
        $edx, %esi
  cmpl
                                  n:i
                                  if >, goto loop
  jg
         .L18
```

### **Today**

- Arrays
  - One-dimensional
  - Multi-dimensional (nested)
  - Multi-level
- Structures
  - Allocation
- Access

#### **Structure Allocation**

```
struct rec {
  int a[3];
  int i;
  struct rec *n;
};
```



- ▶ Concept
  - Contiguously-allocated region of memory
  - Refer to members within structure by names
  - Members may be of different types

#### **Structure Access**

```
struct rec {
  int a[3];
  int i;
  struct rec *n;
};
```



- Accessing Structure Member
  - Pointer indicates first byte of structure
  - Access elements with offsets

```
IA32 Assembly
# %edx = val
# %eax = r
movl %edx, 12(%eax) # Mem[r+12] = val
```

## **Generating Pointer to Structure Member**

```
struct rec {
  int a[3];
  int i;
  struct rec *n;
};
```

- Generating Pointer to Array Element
  - Offset of each structure member determined at compile time
- Arguments
  - Mem[%ebp+8]: r
  - Mem[%ebp+12]: idx



```
int *get_ap
  (struct rec *r, int idx)
{
   return &r->a[idx];
}
```

```
movl 12(%ebp), %eax # Get idx
sall $2, %eax # idx*4
addl 8(%ebp), %eax # r+idx*4
```





## **Alignment Principles**

- Aligned Data
- Primitive data type requires K bytes
- Address must be multiple of K
- Required on some machines; advised on IA32
  - treated differently by IA32 Linux, x86-64 Linux, and Windows!
- Motivation for Aligning Data
- Memory accessed by (aligned) chunks of 4 or 8 bytes (system dependent)
  - Inefficient to load or store datum that spans guad word boundaries
  - · Virtual memory very tricky when datum spans 2 pages
- Compiler
- Inserts gaps in structure to ensure correct alignment of fields

## **Specific Cases of Alignment (IA32)**

- ▶ 1 byte: char, ...
- no restrictions on address
- ▶ 2 bytes: short, ...
- lowest 1 bit of address must be 02
- ▶ 4 bytes: int, float, char \*, ...
- lowest 2 bits of address must be 002
- ▶ 8 bytes: double, ...
- Windows (and most other OS's & instruction sets):
  - lowest 3 bits of address must be 000<sub>2</sub>
- Linux:
  - · lowest 2 bits of address must be 002
- i.e., treated the same as a 4-byte primitive data type
- ▶ 12 bytes: long double
- Windows, Linux:
  - · lowest 2 bits of address must be 002
  - i.e., treated the same as a 4-byte primitive data type

double v;

\*p;

## **Specific Cases of Alignment (x86-64)**

- ▶ 1 byte: char, ...
- no restrictions on address
- ▶ 2 bytes: short, ...
- lowest 1 bit of address must be 02
- ▶ 4 bytes: int, float, ...
- lowest 2 bits of address must be 00<sub>2</sub>
- ▶ 8 bytes: double, char \*, ...
- Windows & Linux:
- lowest 3 bits of address must be 000<sub>2</sub>
- ▶ 16 bytes: long double
- Linux:
  - · lowest 3 bits of address must be 0002
  - · i.e., treated the same as a 8-byte primitive data type

#### **Satisfying Alignment with Structures** struct S1 { Within structure: char c; • Must satisfy each element's alignment requirement int i[2];

- Overall structure placement
- Each structure has alignment requirement K • K = Largest alignment of any element
- Initial address & structure length must be multiples of K
- Example (under Windows or x86-64):
- K = 8, due to double element



#### **Different Alignment Conventions** struct S1 { char c; ➤ x86-64 or IA32 Windows: int i[2]; • K = 8, due to **double** element double v; \*p; i[0] i[1] p+4 p+8 p+16 p+24 ▶ IA32 Linux K = 4; double treated like a 4-byte data type i[0] i[1] p+0 p+8 p+12 p+20















## **Byte Ordering Revisited**

- ▶ Idea
  - Short/long/quad words stored in memory as 2/4/8 consecutive bytes
  - Which is most (least) significant?
  - Can cause problems when exchanging binary data between machines
- ▶ Big Endian
  - Most significant byte has lowest address
  - Sparc
- ▶ Little Endian
  - Least significant byte has lowest address
  - Intel x86



## **Byte Ordering Example (Cont).**

## **Byte Ordering on IA32**

#### Little Endian

| f0        | f1   | £2   | f3   | f4   | f5   | £6   | £7   |
|-----------|------|------|------|------|------|------|------|
| c[0]      | c[1] | c[2] | c[3] | c[4] | c[5] | c[6] | c[7] |
| s[0] s[1] |      |      | s[2] |      | s[3] |      |      |
| i[0]      |      |      |      | i[1] |      |      |      |
| 1[0]      |      |      |      |      |      |      |      |
| LSB       |      |      | MSB  | LSB  |      |      | MSB  |
| -         | Dei  | n+   |      |      |      |      |      |

#### Output:

Characters 0-7 == [0xf0,0xf1,0xf2,0xf3,0xf4,0xf5,0xf6,0xf7]Shorts 0-3 == [0xf1f0,0xf3f2,0xf5f4,0xf7f6]Ints 0-1 == [0xf3f2f1f0,0xf7f6f5f4]Long 0 == [0xf3f2f1f0]

# **Byte Ordering on Sun**

#### Big Endian



#### Output on Sun:

Characters 0-7 == [0xf0,0xf1,0xf2,0xf3,0xf4,0xf5,0xf6,0xf7]Shorts 0-3 == [0xf0f1,0xf2f3,0xf4f5,0xf6f7]Ints 0-1 == [0xf0f1f2f3,0xf4f5f6f7]Long 0 == [0xf0f1f2f3]

# **Byte Ordering on x86-64**

#### Little Endian



#### Output on x86-64:

Characters 0-7 == [0xf0,0xf1,0xf2,0xf3,0xf4,0xf5,0xf6,0xf7]Shorts 0-3 == [0xf1f0,0xf3f2,0xf5f4,0xf7f6]Ints 0-1 == [0xf3f2f1f0,0xf7f6f5f4]Long 0 == [0xf7f6f5f4f3f2f1f0]