### Addressing the Performance Bottlenecks of Device Driver Synthesis

### Alexander Legg

Supervised by Leonid Ryzhyk, Nina Narodytska, and Gernot Heiser May 24, 2016

### **Contents**

| Co | nten  | ts                       | 1 |
|----|-------|--------------------------|---|
| 1  | Intro | oduction                 | 3 |
|    | 1.1   | Device Drivers           | 3 |
|    | 1.2   | Synthesis                | 4 |
|    | 1.3   | Synthesis with SAT       | 4 |
| 2  | Rela  | ated Work                | 5 |
| 3  | Forn  | nalisation of Software   | 7 |
|    | 3.1   | Reactive Systems         | 7 |
|    | 3.2   | Temporal Logic           | 8 |
|    | 3.3   | Reactive Synthesis       | 9 |
|    | 3.4   | Binary Decision Diagrams | 9 |

2 CONTENTS

|    | 3.5   | Abstraction     | 9  |
|----|-------|-----------------|----|
|    | 3.6   | SAT             | 9  |
|    | 3.7   | Interpolation   | 9  |
| 4  | Syn   | thesis with SAT | 11 |
| 5  | Eval  | luation         | 13 |
| 6  | Con   | clusion         | 15 |
| Bi | bliog | raphy           | 17 |

#### Abstract

Device drivers are notorious for their contribution to the failure of software systems. A driver forms the interface between two complicated systems: an operating system and a hardware device. As a result, driver development is complicated and highly prone to human error. Driver reliability has been the focus of much research over the past two decades. One result of this research is device driver synthesis.

Device driver synthesis aims to remove human error from the development process by removing humans. A synthesis tool can take a formal specification of requirements and produce a system. Thus, a driver can be synthesised by providing the tool with a specification of the OS and the hardware that it must interface with. The resulting driver is guaranteed to be correct with respect to the specifications.

The drawback of this approach is that synthesis is a computationally intensive task belonging to 2-EXPTIME. In practice synthesis tools are capable of producing drivers though there remain cases where synthesis is impossible. In this thesis I will present an algorithm that provides results on many of these previously unattainable cases.

#### Acknowledgements

Acknowledge some people

### 1 Introduction

This is the introduction.

#### 1.1 Device Drivers

Device drivers are the software that allows the operating system to interface with hardware. The role of the driver is to manipulate the inputs of the device so that it remains in a error-free state and correctly handles the requests of the operating system. By way of example consider an ethernet driver. The driver accepts requests to send and receive data packets from the OS and acts on those requests by reading from and writing to buffers on the device. It must ensure that those buffers are maintained in a usable state by correctly updating a register containing the location of the head of the buffer queue.

According to a study performed in 2011 [3], drivers account for approximately 57% of the lines of code in the Linux kernel and subsequently is the largest source of bugs. The study also analysed the staging directory of the kernel, which contains all in-progress drivers, and found it to contain the highest fault rate (faults per line of code) out of any directory in the kernel. The results of the study give evidence to the widely held belief that correct drivers are hard to produce.

Consequences of buggy drivers

This thesis focuses on automatic construction of correct drivers as a solution to the driver problem. Alternate approaches, of which there are many, will be discussed in Chapter 2.

### 1.2 Synthesis

Explain what synthesis is

Briefly describe the current state of the art
Explain state space explosion

### 1.3 Synthesis with SAT

Explain SAT solvers

Explain how they might help with state space explosion (Explain that there is room for both approaches in the world) Explain QBF and/or why this is nontrivial

# 2 Related Work

### Formalisation of Software

Synthesis is a process that demands mathematical formalisation in order to provide a strong guarantee of the correctness of the resultant software. As such we require a mathematical language to describe the system we wish to produce, the environment in which it operates, and the properties we want the system to adhere to. This chapter will outline that language and the ways we can reason about what we describe in it.

#### 3.1 Reactive Systems

Devices drivers are an example of a reactive system. A reactive system is a system that is in a continuous process of responding to input from its environment. A driver accepts requests from the operating system and state information from the device, and it responds by sending commands to the device and reporting to the operating system.

Büchi automata [1] are a formalisation of reactive systems. Büchi automata are  $\omega$ -automata, which means they describe finite systems that accept an infinite stream of input. This is a useful formalism for synthesis because we want to create finite systems that responds to input indefinitely.

Like all  $\omega$ -automata, the language of a Büchi automaton is  $\omega$ -regular. A regular language over the alphabet  $\Sigma$  is

- The empty language, or
- A singleton language  $\{a\}$  for  $a \in \Sigma$ , or
- For two regular languages *A* and *B*:
  - *A* ∪ *B* the union of those languages, *or*

- A.B the concatenation of those languages, or
- *A*∗ the Kleene operation on that language.

An  $\omega$ -regular language is a regular language with infinitely long words.

### 3.2 Temporal Logic

Temporal logic takes propositional logic and provides additional semantics for the concept of time. In order to reason about program executions, which are a series of discrete steps, the logic must have the expressiveness to talk about the future.

Linear temporal logic (LTL) allows for statements that refer to a single execution trace of a system. Pnueli introduced LTL in 1977 [4] to succinctly describe the outcomes of program execution by referring to global invariants and eventualities. The syntax is:

- $\phi$  is a propositional formula referring to the current state,
- $X\phi$   $\phi$  is true in the next state of the execution,
- $F\phi$  Eventually (finally)  $\phi$  will be true, and
- $G\phi$   $\phi$  is always (globally) true.

The semantics of this logic is formally defined with respect to

In 1981 Clarke introduced computation tree logic (CTL) [2], which has the expressiveness to reason about multiple execution paths of a program. The syntax of CTL is as follows:

- $A\phi$   $\phi$  is true on all paths
- $E\phi$  there exists a path on which p is true

9

### 3.3 Reactive Synthesis

Synthesis as a Game

GR(1) Games

- 3.4 Binary Decision Diagrams
- 3.5 Abstraction
- 3.6 SAT
- 3.7 Interpolation

### 4 Synthesis with SAT

# 5 Evaluation

## 6 Conclusion

### **Bibliography**

- [1] J. Richard Büchi. On a decision method in restricted second order arithmetic. In *Logic, Methodology and Philosophy of Science (Proc. 1960 Internat. Congr.)*, pages 1–11. Stanford Univ. Press, Stanford, Calif., 1962.
- [2] Edmund M. Clarke and E. Allen Emerson. Design and synthesis of synchronization skeletons using branching-time temporal logic. In *Logics of Programs*, pages 52–71, 1981.
- [3] Nicolas Palix, Gaël Thomas, Suman Saha, Christophe Calvès, Julia Lawall, and Gilles Muller. Faults in linux: Ten years later. In *Proceedings of the Sixteenth International Conference on Architectural Support for Programming Languages and Operating Systems*, ASPLOS XVI, pages 305–318, New York, NY, USA, 2011. ACM.
- [4] Amir Pnueli. The temporal logic of programs. In *Proceedings of the 18th Annual Symposium on Foundations of Computer Science*, SFCS '77, pages 46–57, Washington, DC, USA, 1977. IEEE Computer Society.