

# **Process Design Kit Reference Manual**

for

# Generic Process Design Kit

180um

**Revision 3.3** 

# **Table Of Contents**

| 1  | Ove   | rview                                  |    |
|----|-------|----------------------------------------|----|
| •  | 1.1   | Software Environment                   | 5  |
| •  | 1.2   | Software Releases                      | 5  |
| •  | 1.3   | Training                               | 5  |
| 2  | Wha   | at makes up a PDK?                     | 6  |
| 3  | Insta | allation of the PDK                    | 7  |
| 4  | PDF   | X Install Directory Structure/Contents | 8  |
| 5  | Crea  | ation of a Design Project              | 9  |
| 6  | Tecl  | hnology File Methodology               | 10 |
| 7  | Cus   | tomizing Layer Display Properties      | 11 |
| 8  |       | ematic Design                          |    |
| 9  |       | rary Device Setup                      |    |
| (  | 9.1   | Resistors                              |    |
| (  | 9.2   | Capacitors                             |    |
| (  | 9.3   | MOSFETS                                | 15 |
| (  | 9.4   | Bipolar Transistors                    | 15 |
| 9  | 9.5   | Inductor                               | 15 |
| 10 | S     | upported Devices                       | 17 |
|    | 10.1  | MOSFETS                                |    |
|    | 10.2  | RESISTORS                              |    |
|    | 10.3  | CAPACITORS                             |    |
|    | 10.4  | INDUCTOR                               |    |
|    | 10.5  | BIPOLARS                               |    |
| •  | 10.6  | DIODES                                 |    |
| 11 | V     | iews provided                          | 19 |
| •  | 11.1  | MOSFETS                                |    |
|    | 11.2  | RESISTORS                              |    |
| •  | 11.3  | CAPACITORS                             | 19 |
| •  | 11.4  | INDUCTOR                               | 19 |
| •  | 11.5  | BIPOLARS                               | 19 |
| •  | 11.6  | DIODES                                 | 20 |
| 12 | C     | DF parameters                          | 21 |
| •  | 12.1  | MOSFETS                                | 21 |
| •  | 12.2  | RESISTORS                              | 23 |
| •  | 12.3  | CAPACITORS                             | 24 |
| •  | 12.4  | INDUCTOR                               | 26 |
| •  | 12.5  | BIPOLARS                               | 27 |
| •  | 12.6  | DIODES                                 | 28 |
| 13 | С     | Component Label Defaults               |    |
|    | 13.1  | MOSFETS                                |    |
| •  | 13.2  | RESISTORS                              | 29 |



| 13.3<br>13.4 | CAPACITORS                                  |    |
|--------------|---------------------------------------------|----|
| 13.4         | BIPOLARS                                    |    |
|              |                                             |    |
| 13.6         | DIODES                                      |    |
|              | pectre Models                               |    |
| 15 T         | echfile Layers                              | 32 |
| 16 V         | irtuoso XL                                  | 34 |
| 16.1         |                                             | 34 |
| 17 D         | oracula Support                             | 36 |
| 18 D         | viva Decks                                  | 37 |
| 18.1         | DIVA DRC                                    |    |
| 18.2         | DIVA EXTRACT                                |    |
| 18.3         | DIVA LVS                                    |    |
| 18.4         | DIVA LPE/PRE                                |    |
|              | ssura Decks                                 |    |
| 19.1         | Assura DRC                                  |    |
| 19.2         | Assura LVS                                  |    |
| 19.3         | Assura RCX.                                 |    |
|              |                                             |    |
|              | DEVICE SPECIFICATIONS                       |    |
| 20.1         | Data Source Table                           |    |
| 20.2         | Model and Layout Source                     |    |
| 20.3         | MOS FORMAL PARAMETERS                       |    |
| 20.4         | RESISTOR FORMAL PARAMETERS                  |    |
| 20.5         | CAPACITOR FORMAL PARAMETERS                 |    |
| 20.6         | INDUCTOR FORMAL PARAMETERS                  |    |
| 20.7         | BIPOLAR FORMAL PARAMETERS                   |    |
| 20.8         | DIODES FORMAL PARAMETERS                    | 53 |
| 21 D         | EVICE DATASHEETS                            |    |
| 21.1         | nmos - Nmos Transistor                      |    |
| 21.2         | nmos (backend)                              | 55 |
| 21.3         | nmos3 - Nmos Transistor                     |    |
| 21.4         | nmos3 (backend)                             |    |
| 21.5         | pmos - Pmos Transistor                      |    |
| 21.6         | pmos (backend)                              | 59 |
| 21.7         | pmos3 - Pmos Transistor                     | 60 |
| 21.8         | pmos3 (backend)                             | 61 |
| 21.9         | nplusres - Nplus Resistor                   | 62 |
| 21.10        | nplusres (backend)                          | 63 |
| 21.11        | polyres - Poly Resistor                     | 64 |
| 21.12        | polyres (backend)                           |    |
| 21.13        | mimcap - Metal to Metal Capacitor           | 66 |
| 21.14        | mimcap (backend)                            | 67 |
| 21.15        | nmoscap - Nmos Transistor Configured as Cap | 68 |
| 21.16        |                                             |    |



# **GPDK** Reference Manual

| 21.17   | inductor - Metal 3 Inductor | 70 |
|---------|-----------------------------|----|
| 21.18   | inductor (backend)          |    |
| 21.19   | vpnp - Vertical Bipolar PNP |    |
| 21.20   | vpnp (backend)              |    |
| 21.21   | npn - Bipolar npn           | 74 |
| 21.22   | npn (backend)               | 75 |
| 21.23   | pnp - Bipolar pnp           |    |
| 21.24   | pnp (backend)               | 77 |
| 21.25   | ndio - N type Diode         | 78 |
| 21.26   | ndio (backend)              | 79 |
| 21.27   | pdio - N type Diode         | 80 |
| 21.28   | pdio (backend)              | 81 |
| 22 DE   | SIGN RULES                  | 82 |
|         | ayout Guidelines            |    |
| 22.2 A  | Antenna Rules               | 85 |
| 22.3    | Density Rules               | 85 |
| 23 Inte | erconnect Capacitance Table | 86 |
| 24 Co   | upling Capacitance Table    | 88 |
| 25 She  | eet Resistance Table        | 90 |



# Overview

The purpose of this Reference Manual is to describe the technical details of the Generic Process Design Kit ("GPDK") provided by Cadence Design Systems, Inc. ("Cadence").

### THIS PDK IS INTENDED TO BE USED FOR DEMOSTRATION PURPOSES ONLY.

# 1.1 Software Environment

The GPDK has been designed for use within a Cadence software environment that consists of the following tools -

- Virtuoso Analog Design Environment
- Virtuoso Schematic Composer
- Spectre Circuit Simulator
- Virtuoso Lavout Editor
- Virtuoso-XL
- Virtuoso Custom Router (VCR)
- Diva
- Assura

This PDK requires the following UNIX environmental variables

"CDS\_Netlisting\_Mode" to be set to "Analog"

"CDSHOME" to be set to the Cadence DFII installation path

# 1.2 Software Releases

This PDK was tested for use with Cadence IC 5.1.41 an IC6.1.3 Release.

# 1.3 Training

Cadence DFII software training is not provided as part of this PDK. Please consult Cadence Education Service for a list of available training courses and location schedules.



# 2 What makes up a PDK?

PDK stands for Process Design Kit. A PDK contains the process technology and needed information to do device-level design in the Cadence DFII environment.





# 3 Installation of the PDK

The user who will own and maintain the PDK should logon to the computer.

Choose a disk and directory under which the PDK will be installed. This disk should be exported to all client machines and must be mounted consistently across all client machines.

Connect to the directory where the PDK will be installed: cd <pdk\_install\_directory>

Extract the PDK from the archive using the following commands: zcat <path\_to\_pdk\_tar\_file>/pdk.tar.Z | tar xf -

The default permissions on the PDK have already been set to allow only the owner to have write, read and execute access. Other users will have only read and execute access.



# 4 PDK Install Directory Structure/Contents

Within the <pdk\_install\_directory > directory there are several directories to organize the information associated with the PDK.

assura\_tech.lib - file containing the Cadence Assura initialization path

cds.lib - file containing pointer to the Cadence CDB initialization file.

cds.lib.cdb - file containing the Cadence CDB initialization file.

cds.lib.oa22 - file containing the Cadence OA 2.2 initialization file.

docs - directory containing the Cadence PDK documentation

libs.cdba - CDB GPDK Process PDK Cadence Library directory

libs.oa22 - OA 2.2 GPDK Process PDK Cadence Library directory

models - directory that contains the PDK models

neocell - directory containing the Neocell technology files

neockt - directory containing the Neocircuit technology files

pv - directory containing the Assura and Diva verification files

techfiles - directory containing ASCII versions of the CDB and OA 2.2 techfiles



# 5 Creation of a Design Project

A unique directory should be created for each circuit design project. The following command can be executed in UNIX:

```
mkdir ~/circuit_design
cd ~/circuit_design
```

All work by the user should be performed in this circuit design directory. The following file should be copied from the PDK install directory to begin the circuit design process. The following command can be used:

```
cp <pdk_install_directory>/display.drf
```

Next the user should create a "cds.lib" file. Using any text editor the following entry should be put in the cds.lib file:

```
INCLUDE <pdk install directory>/cds.lib
```

Where "pdk\_install\_directory" is the path to where the GPDK PDK was installed.

The following UNIX links are optional but may aid the user in entering certain forms with the Cadence environment. In UNIX the following command can be used:

```
ln -s <pdk_install_directory>/models
```

ln -s <pdk\_install\_directory>/stream

Where, again, "pdk\_install\_directory" is the path to where the GPDK PDK was installed.

# 6 Technology File Methodology

The GPDK Library techfile will be designated as the **master** techfile. This techfile will contain all required techfile information. There is an ASCII version of this techfile shipped with the PDK. This ASCII version represents the techfile currently compiled into the gpdk library

The **attach** method should be used for any design library that is created. This allows the design database techfile to be kept in sync with the techfile in the process PDK. To create a new library that uses an attached techfile, use the command *File->New->Library* from either the CIW or library manager and select the *Attach to an existing techfile* option. Select the GPDK library when asked for the name of the *Attach To Technology Library*.



# 7 Customizing Layer Display Properties

The display.drf can be autoloaded at Cadence start-up time or manually loaded during the Cadence session. For the file to be autoloaded, the display.drf file must be located in the Cadence start-up directory. To manually load the display.drf file (or load a new version), choose *Tools->Display Resources->Merge Files...* from the CIW and enter the location of the display.drf file that you want to use. If the display.drf file is not autoloaded and you do not manually load it, you will get error messages about missing packets when you try to open a schematic or layout view and you will not be able to see any process specific layers.

The GPDK process display.drf file can be found in the PDK install directory.

Listed below are the packet, color, lineStyle, and stipplePattern definitions for a metal3 drawing layer. The packet info references predefined color, lineStyle, and stipplePattern definitions. Any of these can be changed to suit an individual user's preferences in the project copy of the display.drf file.

```
drDefinePacket(
```

```
LineStyle
;( DisplayName
                   PacketName
                                       Stipple
      Fill
             Outline )
( display
             m3
                          dots
                                       solid
                                                    green green )
drDefineColor(
                   ColorName
;( DisplayName
                                       Red
                                                    Green
                                                                 Blue Blink)
                          0
                                       204
                                                    102
( display
             green
                                                          nil )
drDefineLineStyle(
;( DisplayName
                   LineStyle
                                       Size
                                                    Pattern )
            solid
( display
                                       (1\ 1\ 1)
drDefineStipple(
;( DisplayName
                   StippleName
                                       Bitmap )
( display
             dots
                          (01000100010001000100)
```



)

# 8 Schematic Design

The user should follow the guidelines listed below while building schematics using Composer:

Project libraries should list the primitive PDK library as a reference library in the library properties form.

Users can add instances from the PDK library to designs stored in the project libraries.

When performing hierarchical copy of schematic designs care should be taken to preserve the references to the PDK libraries. These references should not be copied locally to the project directories and the references set to the local copy of PDK cells. This would prevent your designs from inheriting any fixes done to the PDK library from an upgrade.

Users should exercise caution when querying an instance and changing the name of the cell and replacing it with a reference to another cell. While like parameters will inherit values, callbacks are not necessarily executed. This would cause dependent parameters to have incorrect values.

Schematics should be designed with schematic driven layout methodology in mind. Partitioning of schematics, hierarchical design, input and output ports, should be done in a clean and consistent fashion.

Usage of pPar and iPar in a schematic design context is discouraged. While this works fine in schematic design, this could lead to problems while performing schematic driven layout.



# 9 Library Device Setup

# 9.1 Resistors

The resistors in the library consist of two types; diffused and insulated. The diffused types include n+ and are 2 terminal resistors with diode backplates. The insulated resistors are those that are isolated from silicon by an insulator (oxide) such as poly resistors. These resistors are 2 terminal devices. Only one of the series or parallel parameters can be equal to an integer other than 1 at a time. When series is set to a number other than 1, that number of segments are connected in series with metal. The segments are placed side by side for both series and parallel combinations. There is no change in the segment placement. Serpentine resistor layouts are not allowed.

### Units:

The width is specified in meters for schematic simulation. All parameters entered into the resistor form must be integers or floating-point numbers. No design variables are supported due to the calculations that must be performed on the entries.

### Calculation:

The width and length are snapped to grid, and the resistances are recalculated and updated on the component form based on actual dimensions.

### Simulation:

These resistors are netlisted as Spectre resistor devices for simulation purposes.

# 9.2 Capacitors

All capacitors in the PDK library are 2 terminal devices. The capacitors for this process are Mimcaps. Mimcaps are metal on metal capacitors.

### Units:

The length and width are specified in meters for schematic simulation. All parameters entered into the capacitor form must be integers or floating-point numbers. Design variables are supported here.

### Calculation:

The width and length are snapped to grid, and the capacitance is recalculated and updated on the component form based on actual dimensions.

### Simulation:

These mimcaps are netlisted as Spectre capacitor devices for simulation purposes.



# 9.3 MOSFETS

All mosfets in the PDK library are 4 terminal devices, with the body terminal explicitly connected.

### Units:

Length and width are in meters, with areas and perimeters in meters squared and meters, respectively. Design variables are allowed for Length and Width entries.

### Calculation:

The area and perimeter parameters for the sources and drains are calculated from the width and the number of fingers used. This calculation assumes that the drain will always have the lesser capacitance (area) when there is an even number of fingers (odd number of diffusion areas). The Width per finger is calculated by dividing the width by the number of fingers. This parameter is for viewing by the designer.

### Simulation:

These mosfets are netlisted as their predefined device names for simulation purposes. The provided model definitions are used for these devices.

# 9.4 Bipolar Transistors

This PDK contains a vertical PNP transistor that has a substrate collector. The device has fixed dimensions for its emitter size. This device is typical of a Cmos process.

A bipolar npn and pnp also exist.

### Units:

The emitter width is specified in meters for schematic entry. All parameters entered into the npn and pnp form must be integers or floating point numbers. Design variables are supported here.

### Simulation:

The bipolar npn and pnp are netlisted as BJT devices with fixed emitter area for simulation purposes. Default spectre model definitions are used for these devices.

# 9.5 Inductor

The inductor in the PDK library is a 2 terminal device. The inductor for this process is created using the top layer of Metal Interconnect.

### Units:

The number of turns, width, space, and inner radius are specified in meters for schematic entry. All parameters entered into the inductor form must be integers or floating-point numbers. Design variables are supported here.



### Calculation:

The width space and inner radius are snapped to grid, and the inductance is calculated and updated on the component form based on actual dimensions.

# Simulation:

The inductor is netlisted as a Spectre inductor device for simulation purposes.



# 10 Supported Devices

# 10.1 MOSFETS

- nmos NMOS transistor
- nmos3 3 terminal NMOS transistor with an inherited connection for the Body
- pmos PMOS transistor
- pmos3 3 terminal PMOS transistor with an inherited connection for the Body

# 10.2 RESISTORS

- nplusres N+ Diffused Resistor
  - ♦ Rho = 300 ohms/sq
- polyres Poly Resistor
  - $\bullet$  Rho = 7.5 ohms/sq

# 10.3 CAPACITORS

- mimcap metal-to-metal capacitor
  - ◆ CapA = 1.0fF/um^2
- nmoscap NMOS transistor configured as a capacitor
  - ◆ CapA = 8.0fF/um^2

# 10.4 INDUCTOR

inductor - Metal 3 Inductor

# 10.5 BIPOLARS

- vpnp CMOS vertical PNP with substrate collector
  - Fixed emitter area
- npn Bipolar NPN
  - Variable emitter area for layout, Fixed emitter area for simulation
- pnp Bipolar vertical PNP
  - Variable emitter area, Fixed emitter area for simulation



# 10.6 DIODES

- ndio N type diode
  - Variable diode length and width
- pdio P type diode
  - Variable diode length and width



# 11 Views provided

The following table explains the use of the cellviews provided as part of this PDK:

symbol Used in Composer schematics

spectre Simulation / netlisting view for the Spectre simulator

auLvs Netlisting view for DIVA and Assura

auCdl Circuit Descriptive Language netlisting view typically used to

generate a netlist for Dracula or third party simulators.

ivpcell Device recognition symbol used in the extracted layout for

netlisting purposes with DIVA and Assura

layout Fixed cell or pcell used in Virtuoso Layout Editor.

# 11.1 MOSFETS

- Four terminals (D, G, S, B)
- symbol, spectre, auLvs, auCdl, ivpcell, layout (Pcells)

# 11.2 RESISTORS

- Three terminals (PLUS, MINUS, B) for diffused resistor
- Two terminals (PLUS, MINUS) for poly resistor
- symbol, spectre, auLvs, auCdl, ivpcell, layout (Pcells)

# 11.3 CAPACITORS

- Two terminals (PLUS, MINUS) for mimcap
- Three terminals (TOP, BOT, B) for nmoscap
- symbol, spectre, auLvs, auCdl, ivpcell, layout (Pcells)

# 11.4 INDUCTOR

- Two terminals (PLUS, MINUS)
- symbol, spectre, auLvs, auCdl, ivpcell, layout (Pcells)

# 11.5 BIPOLARS

- Three terminals (C, B, E)
- symbol, spectre, auLvs, auCdl, ivpcell, layout (Fixed for vpnp, Pcells for npn/pnp)



# 11.6 DIODES

- Two terminals (PLUS, MINUS)
- symbol, spectre, auLvs, auCdl, ivpcell, layout (Pcells)



# 12 CDF parameters

# 12.1 MOSFETS

Model Name Spectre model name (non-editable)

I (M) Gate length in meters

Calculate Width Method Cyclic which controls user entry of total

Width value or individual finger Width

value

w (M) Gate width in meters (non-editable

using fingerWidth)

**Number of Fingers** Number of poly gate stripes used in

layout (w/nf width)

Width Per Finger Width of each gate stripe (non-editable

using totalWidth)

Multiplier Number of Parallel MOS devices

Calc Diff Params Cyclic which controls the calculation of

area and periphery of the source/drain regions for simulation. Default is true which auto calculates the values. If nil,

the user can enter the values.

**Source diffusion area** Calculated source diffusion area in

square meters

**Drain diffusion area** Calculated drain diffusion area in

square meters

**Source diffusion periphery** Calculated source diffusion periphery in

meters

**Drain diffusion periphery** Calculated drain diffusion periphery in

meters

# MOSFET ADD INSTANCE FORM





# 12.2 RESISTORS

**Resistance (ohms)** Resistance value used for simulation

Contact Resistance (ohms) Resistor contact resistance in ohms

Width (M) Resistor width in meters

**Length (M)** Resistor length in meters (non-editable)

**Entry Mode** Allows user to specify either "r and w"

or "l and w"

Multiplier Number of Parallel Resistor devices

# RESISTOR ADD INSTANCE FORM





# 12.3 CAPACITORS

Capacitance Capacitance value used in simulation

total Capacitance Capacitance multiplied times Multiplier

(non-editable)

I (M) Capacitor length in meters

(non-editable for mimcap)

w (M) Capacitor width in meters

(non-editable for mimcap)

### 12.3.1 MIMCAP

The following parameters are for the mimcap only

**Spec** Cyclic used to choose capacitor entry

method (Capacitance, Cap & w, l & w)

CapA (F/M<sup>2</sup>) Plate Capacitance (non-editable, units

are Farads per Meter Squared)

CapP (F/M) Fringe Capacitance (non-editable, units

are Farads per Meter)

### 12.3.2 NMOSCAP

The following parameters are for the nmoscap only

**Spec** cyclic used to choose capacitor entry

method (Capacitance, Cap & l,

Cap & w, l & w)

Width Per Finger Width of each gate stripe (non-editable

using totalWidth)

Number of Fingers Number of poly gate stripes used in

layout (w/nf width)

Multiplier Number of Parallel MOS devices



# **CAPACITOR ADD INSTANCE FORM**



# 12.4 INDUCTOR

Inductance (H) Inductance in Henry's based on

calculation (non-editable)

Number of Turns Fixed number of coil turns (1.5, 2.5,

3.5, 4.5, 5.5, 6.5, 7.5, 8.5, or 9.5)

Inner Radius Radius of inner coil (non-editable)

Inductor Space Space of top metal (non-editable)

Inductor Width Width of top metal (non-editable)

### INDUCTOR ADD INSTANCE FORM





# 12.5 BIPOLARS

Model name Spectre model name (non-editable)

Area Emitter Area (non-editable)

**Emitter width** The width of the emitter, in meters

(For npn and pnp only)

Emitter Size The length and width of the emitter, in

meters (For vpnp only)

Multiplier Number of Parallel Bipolar devices

# **BIPOLAR ADD INSTANCE FORM**



# 12.6 DIODES

Model name Spectre model name (non-editable)

**Device Area** Calculated junction area in meters

squared (non-editable)

Multiplier Number of Parallel Diode devices

Length (M)Diode length in metersWidth (M)Diode width in meters

# DIODE ADD INSTANCE FORM





# 13 Component Label Defaults

# 13.1 MOSFETS

- component parameters: l, w, fingers, m
- operating point: ids, vgs, vds, vth, vdsat
- model: vto, kp, gamma
- instance name prefix: MN, MP

# 13.2 RESISTORS

- component parameters: r, w, l
- operating point: v i pwr
- model: -
- instance name prefix: R

# 13.3 CAPACITORS

- component parameters: c, l, w, m
- · operating point: -
- model: -
- instance name prefix: C

# 13.4 INDUCTORS

- component parameters: model, nr, rad
- operating point: -
- model: -
- instance name prefix: L

# 13.5 BIPOLARS

- component parameters: model, area, m
- operating point: betadc, ic, Vce
- model: bf, is, va
- instance name prefix: Q

# 13.6 DIODES

• component parameters: model, area, m

• operating point: id, vd, reg

• model: is, rs, n

• instance name prefix: D



# 14 Spectre Models

This PDK supports the Cadence Spectre circuit simulator, including corner modeling of the MOSFETs.

The following model library setup should be entered into the Setup Model Libraries form in the Analog Artist Environment.

Model Library File Section
<pdk\_install\_directory>/models/gpdk.scs NN

In Analog Artist, you may select the appropriate corner parameters by choosing the appropriate 'section' of the gpdk.scs file:

NN - Typical N, Typical P
FF - Fast N, Fast P
SF - Slow N, Fast P
FS - Fast N, Slow P
SS - Slow N, Slow P

The Bipolar models are included in the gpdk.scs file. They use the intrinsic bjt model supplied with Spectre. No corner modeling data is supplied for these devices.



# 15 Techfile Layers

Cadence will provide a standard display setup, and will not support desired changes to the display. The customer is free to modify the display.drf file used on-site to achieve any desired display.

| CDS # | GDS # | CDS name  | Drawn | Description                      |
|-------|-------|-----------|-------|----------------------------------|
| 1     | 1     | Oxide     | yes   | Oxide                            |
| 2     | 2     | Nwell     | yes   | N-well                           |
| 3     | 3     | Poly      | yes   | Poly Si                          |
| 4     | 4     | Nimp      | yes   | N+ SD Implant                    |
| 5     | 5     | Pimp      | yes   | P+ SD Implant                    |
| 6     | 6     | Cont      | yes   | Contact                          |
| 7     | 7     | Metal1    | yes   | Metal 1                          |
| 8     | 8     | Via1      | yes   | Via 1                            |
| 9     | 9     | Metal2    | yes   | Metal 2                          |
| 10    | 10    | Via2      | yes   | Via 2                            |
| 11    | 11    | Metal3    | yes   | Metal 3                          |
| 12    | 12    | Capdum    | no    | Capacitor Recognition Layer      |
| 13    | 13    | Resdum    | no    | Resistor Recognition Layer       |
| 14    | 14    | CapMetal  | yes   | Capacitor Metal                  |
| 15    | 15    | BJTdum    | yes   | BJT Recognition Layer            |
| 16    | 16    | INDdummy  | no    | Inductor Recognition Layer #1    |
| 17    | 17    | IND2dummy | no    | Inductor Recognition Layer #2    |
| 18    | 18    | Pwell     | yes   | BJT pwell layer                  |
| 19    | 19    | Nburied   | yes   | BJT buried layer / MOS isolation |
| 20    | 20    | NPNdummy  | no    | NPN Recognition Layer            |



| 21  | 21  | PNPdummy    | no  | PNP Recognition Layer             |
|-----|-----|-------------|-----|-----------------------------------|
| 22  | 22  | DIOdummy    | no  | Diode Recognition Layer           |
| 30  | 30  | Via3        | yes | Via 3                             |
| 31  | 31  | Metal4      | yes | Metal 4                           |
| 32  | 32  | Via4        | yes | Via4                              |
| 33  | 33  | Metal5      | yes | Metal 5                           |
| 34  | 34  | Via5        | yes | Via 5                             |
| 35  | 35  | Metal6      | yes | Metal 6                           |
| 36  | 36  | Bondpad     | yes | Silox Opening                     |
| 50  | 50  | WellBody    | no  | Dummy Substrate Recognition Layer |
| 66  | 66  | scaPort     | no  | SCA interconnect layer            |
| 67  | 67  | scaNwell    | no  | SCA Nwell Layer                   |
| 68  | 68  | scaNburied  | no  | SCA Nburied Layer                 |
| 69  | 69  | scaSelect   | yes | SCA Selection Layer               |
| 100 | 100 | allGeoShare | no  | Neocell Recognition Layer         |
| 101 | 101 | OVERLAP     | no  | P&R Floorplanning Layers          |



# 16 Virtuoso XL

The standard Cadence Virtuoso XL design flow will be implemented. This includes basic connectivity of connection layers, wells, and substrate, and symbolic contacts. The M factor will be used for device instance multiplier there will be no conflict with the parameter used in cell operation. Names will be displayed on the layout views to aid in schematic-layout instance correlation. Auto-abutment of MOSFET devices is supported. Pin permuting of MOSFET and Resistor device is also supported. The skill pcell layouts are compiled into the PDK.

The users should follow the guidelines listed below for layout design:

The VirtuosoXL tool requires a separate license for operation.

Users obtain maximum leverage from the PDK by doing schematic driven layout in the Virtuoso XL environment. This flow will produce a correct by design layout. The Virtuoso Custom Router (VCR) can be used to finish the unconnected interconnect in the layout.

The VCR rules file for the target process is provided with the PDK.

Abutment is currently supported only for MOS transistors. Note, abutment will work only on schematic driven layouts.

Schematic Driven Layout is recommended over Netlist Driven Layout.

NOTE: Skill peell source code is not included in the PDK kit.

# 16.1 SYMBOLIC CONTACTS

- M1 NIMP Metal 1 to Nimp, Oxide contact
- M1\_NWELL Metal 1 to Nwell contact
- M1\_PIMP Metal 1 to Pimp, Oxide contact
- M1\_POLY1 Metal 1 to Poly contact
- M1\_PSUB Metal1 to Substrate contact
- M1\_NBL Metal1 to Nburied contact
- M2\_M1 Metal 2 to Metal 1 via contact
- M3\_M2 Metal 3 to Metal 2 via contact
- M4\_M3 Metal 4 to Metal 3 via contact
- M5\_M4 Metal 5 to Metal 4 via contact
- M6\_M5 Metal 6 to Metal 5 via contact



# ADD CONTACT FORM



# 17 Dracula Support

Dracula support will be limited to providing the capability of creating an auCdl netlist. Listed below is an example of the CDL netlist for each device.

# **CDL OUT FORM**





# 18 Diva Decks

Cadence has developed the DIVA DRC, Antenna, LVS, and LPE decks from the documentation provided.

These decks can be found in the extracted PDK directory tree. The user needs the licenses for these tools to perform verification. When performing verification you have to provide the library name to the verification deck. Select the desired switches before starting the verification run. Refrain from working on the target layout being verified while the run is in progress.

### 18.1 DIVA DRC

Three separate DIVA DRC rules files have been provided with this PDK and are based on the design rules outlined in the Design Rule Section of this document.

The three files are:

1. divaDRC.rul - This rule file is for checking the design rules outlined in the Design Rule Section of this document.

The following switches are available in the divaDRC.rul file:

- Skip\_Soft-Connect\_Checks Do not DRC flag well regions that are connected only through the well. This is valid for both nmos and pmos devices.
- 2. **divaANT.rul** This rule file is for checking Antenna rules only (see the Antenna Rules Section of this document).

The following switches are available in the divaAntenna.rul file:

- Check CO Antenna Perform Contact Antenna checks
- Check\_M1\_Antenna Perform Metal 1 Antenna checks
- Check\_M2\_Antenna Perform Metal 2 Antenna checks
- Check M3 Antenna Perform Metal 3 Antenna checks
- Check M4 Antenna Perform Metal 4 Antenna checks
- Check M5 Antenna Perform Metal 5 Antenna checks
- Check M6 Antenna Perform Metal 6 Antenna checks
- Check\_Poly\_Antenna Perform Poly Antenna checks
- Check\_V1\_Antenna Perform Via 1 Antenna checks



- Check V2 Antenna Perform Via 2 Antenna checks
- Check\_V3\_Antenna Perform Via 3 Antenna checks
- Check\_V4\_Antenna Perform Via 4 Antenna checks
- Check V5 Antenna Perform Via 5 Antenna checks
- Check\_V6\_Antenna Perform Via 6 Antenna checks

# Note: One and only one switch must be chosen for Antenna Rule Checking

• **divaDEN.rul** - This rule file is for checking Density rules only (see the Density Rules Section of this document).

No switches are available in the divaDEN.rul file.

### **DIVA DRC RUN FORM**





### 18.2 DIVA EXTRACT

The DIVA EXTRACT rule decks contains the following switches:

- Skip\_Soft-Connect\_Checks Do not DRC flag well regions that are connected only through the well. This is valid for both nmos and pmos devices.
- PARASITIC\_C When switch is set parasitic capacitors will be generated in the extracted view. The standard Cadence flow is used to perform post-layout simulations.
- PARASITIC\_RC When switch is set parasitic resistors and capacitors will be generated in the extracted view. The standard Cadence flow is used to perform post-layout simulations.

SKIP\_MERGE\_Cont\_VIA\_ARRAYS - When switch is set all via arrays will NOT be merged into a single object. The default is to merge vias as it leads to smaller device counts.

SCA - When switch is set the substrate coupling analysis extraction will be performed. The SCA tool should be used for analysis of the results.

### DIVA EXTRACT FORM





### 18.3 DIVA LVS

The parameters checked in LVS include:

- MOS Devices type, length and combination of width, "m" factor
- Resistors type, width, and value
- Capacitors type, area and capacitance
- Bipolars type and area
- Diodes type and area
- Inductor Number of turns, width, space, and inner radius

### **DIVA LVS FORM**





### 18.4 DIVA LPE/PRE

The PDK utilizes the interconnect coefficients listed in this document.

### For Capacitance:

- Section Interconnect Capacitance Table.
- Section Coupling Capacitance Table.

### For Resistance:

• Section - Sheet Resistance Table.

Note: The resistance extraction is written with a 10 square distribution setting.



# 19 Assura Decks

Cadence has developed the Assura DRC, LVS, and RCX rule files from the documentation provided.

These decks can be found in the extracted PDK directory tree in the directory:

• assura\_gpdk\_tech

The user needs the licenses for these tools to perform verification. When performing verification you have to provide the library name to the verification deck. Select the desired switches before starting the verification run. Refrain from working on the target layout being verified while the run is in progress.

### 19.1 Assura DRC

The Assura DRC file provided is named

drc.rul

The following switches are available in the Assura DRC file:

 Skip\_Latch-Up\_Checks - Switch to turn off DRC checks for body tie distance to MOS devices.



### **ASSURA DRC FORM**



### 19.2 Assura LVS

The Assura LVS files provided are located in the gpdk\_tech directory and named

- extract.rul
- compare.rul

The following switches are available in the Assura extract file:

• Skip\_Soft-Connect\_Checks - Select the switch to turn on the creation of markers for connections that are made through nwell or substrate



### **ASSURA LVS FORM**





### 19.3 Assura RCX

The Assura RCX files provided are located in the following directory

assura\_gpdk\_tech - Directory where Assura RCX files are provided
 Please consult the Assura RCX User's manual for available RCX options.

### **ASSURA RCX FORM**





# **20 DEVICE SPECIFICATIONS**

# 20.1 Data Source Table

|            | Foundry Documents           | Version | Date      |
|------------|-----------------------------|---------|-----------|
| Layout     | GPDK Reference Manual       | 1.8     | 30-Sep-02 |
| Design     |                             |         |           |
|            |                             |         |           |
| Simulation | GPDK Generic Process Models | 1.8     | 30-Sep-02 |
| Models     |                             |         |           |
|            |                             |         |           |
| Electrical | GPDK Reference Manual       | 1.8     | 30-Sep-02 |
| Parameters |                             |         |           |
|            |                             |         |           |
| Device     | GPDK Reference Manual       | 1.8     | 30-Sep-02 |
| Formation  |                             |         |           |
|            |                             |         |           |
| Layer      | GPDK Reference Manual       |         | 30-Sep-02 |
| Definition |                             |         |           |
|            |                             |         |           |
| Foundry    | None                        |         |           |
|            |                             |         |           |
|            |                             |         |           |



# 20.2 Model and Layout Source

| Device        | Description                            | Spectre<br>Model | GDS or DFII<br>Sample<br>Layout | Fixed<br>Layout or<br>Variable<br>Layout<br>(Pcell) |
|---------------|----------------------------------------|------------------|---------------------------------|-----------------------------------------------------|
| As of Sep 29, | 2002                                   |                  |                                 |                                                     |
| Mos           |                                        |                  |                                 |                                                     |
| nmos          | 4 terminal nMOS                        | Υ                | Υ                               | Pcell                                               |
| pmos          | 4 terminal pMOS                        | Υ                | Υ                               | Pcell                                               |
| nmos3         | 3 terminal nMOS (with bn property)     | Υ                | Y                               | Pcell                                               |
| pmos3         | 3 terminal pMOS (with bn property)     | Υ                | Υ                               | Pcell                                               |
| Resistor      |                                        |                  |                                 |                                                     |
| nplusres      | n+ diffusion resistor                  | Υ                | Υ                               | Pcell                                               |
| polyres       | poly resistor                          | Υ                | Y                               | Pcell                                               |
| Capacitor     |                                        |                  |                                 |                                                     |
| nmoscap       | nMOS cap ( nMOS with w/ cap symbol)    | Υ                | Υ                               | Pcell                                               |
| mimcap        | Square Metal-Insulator-Metal Capacitor | Υ                | Υ                               | Pcell                                               |
| Diode         |                                        |                  |                                 |                                                     |
| ndio          | N+/PW diode                            | Υ                | Υ                               | Pcell                                               |
| pdio          | P+/NW diode                            | Υ                | Y                               | Pcell                                               |
| Inductor      |                                        |                  |                                 |                                                     |
| ind           | spiral turn inductor                   | Υ                | Υ                               | Pcell                                               |
| Bjt           |                                        |                  |                                 |                                                     |
| vpnp          | Vertical PNP                           | Υ                | Y                               | Fixed                                               |
| pnp           | BIPOLAR PNP                            | Υ                | Y                               | Pcell                                               |
| npn           | Bipolar NPN                            | Υ                | Y                               | Pcell                                               |



# 20.3 MOS FORMAL PARAMETERS

| DEVICE | I (gate length in microns) |                    |              |                |  |
|--------|----------------------------|--------------------|--------------|----------------|--|
|        | min                        | Value got from     | max          | Value got from |  |
|        |                            |                    |              |                |  |
| nmos   | 0.18                       | GPDK PDK           | 20           | PDK Standard   |  |
| pmos   | 0.18                       | GPDK PDK           | 20           | PDK Standard   |  |
| nmos3  | 0.18                       | GPDK PDK           | 20           | PDK Standard   |  |
| pmos3  | 0.18                       | GPDK PDK           | 20           | PDK Standard   |  |
|        |                            |                    |              |                |  |
|        |                            |                    |              |                |  |
|        |                            |                    |              |                |  |
| DEVICE |                            | <b>w</b> (gate wid | th in micron | ıs)            |  |
|        | min                        | Value got from     | max          | Value got from |  |
|        |                            |                    |              |                |  |
| nmos   | 0.42                       | GPDK PDK           | 100          | PDK Standard   |  |
| pmos   | 0.42                       | GPDK PDK           | 100          | PDK Standard   |  |
| nmos3  | 0.42                       | GPDK PDK           | 100          | PDK Standard   |  |
| pmos3  | 0.42                       | GPDK PDK           | 100          | PDK Standard   |  |
|        |                            |                    |              |                |  |
|        |                            |                    |              |                |  |
|        |                            |                    |              |                |  |
| DEVICE | Nf (Number of Fingers)     |                    |              |                |  |
|        | min                        | Value got from     | max          | Value got from |  |
|        |                            |                    |              |                |  |
| nmos   | 1                          | GPDK PDK           | 100          | PDK Standard   |  |
| pmos   | 1                          | GPDK PDK           | 100          | PDK Standard   |  |
| nmos3  | 1                          | GPDK PDK           | 100          | PDK Standard   |  |
| pmos3  | 1                          | GPDK PDK           | 100          | PDK Standard   |  |



# 20.4 RESISTOR FORMAL PARAMETERS

| DEVICE   | r (resistance in ohms) |                |               |                |
|----------|------------------------|----------------|---------------|----------------|
|          | min                    | Value got from | max           | Value got from |
|          |                        |                |               |                |
| nplusres | 1.5                    | GPDK PDK       |               | PDK Standard   |
| polyres  | 0.135                  | GPDK PDK       |               | PDK Standard   |
|          |                        |                |               |                |
|          |                        |                |               |                |
|          |                        |                |               |                |
| DEVICE   |                        | w (resistor w  | idth in micro | ons)           |
|          | min                    | Value got from | max           | Value got from |
|          |                        |                |               |                |
| nplusres | 0.6                    | GPDK PDK       | 100           | PDK Standard   |
| polyres  | 0.6                    | GPDK PDK       | 50            | PDK Standard   |

# 20.5 CAPACITOR FORMAL PARAMETERS

| DEVICE  | <b>c</b> (capacitance in farads)      |                |               |                |  |
|---------|---------------------------------------|----------------|---------------|----------------|--|
| DEVICE  |                                       |                |               |                |  |
|         | min                                   | Value got from | max           | Value got from |  |
|         |                                       |                |               |                |  |
| mimcap  | 17.6f                                 | GPDK PDK       | 912f          | GPDK PDK       |  |
| nmoscap | .12f                                  | GPDK PDK       | 444f          | PDK Standard   |  |
|         |                                       |                |               |                |  |
|         |                                       |                |               |                |  |
|         |                                       |                |               |                |  |
| DEVICE  |                                       | w (capacitor w | idth in micr  | ons)           |  |
|         | min                                   | Value got from | max           | Value got from |  |
|         |                                       |                |               |                |  |
| mimcap  | 4                                     | GPDK PDK       | 30            | GPDK PDK       |  |
| nmoscap | 0.6                                   | GPDK PDK       | 100           | PDK Standard   |  |
|         |                                       |                |               |                |  |
|         |                                       |                |               |                |  |
|         |                                       |                |               |                |  |
| DEVICE  |                                       | I (capacitor w | idth in micro | ons)           |  |
|         | min                                   | Value got from | max           | Value got from |  |
|         |                                       |                |               |                |  |
| mimcap  | 4                                     | GPDK PDK       | 30            | GPDK PDK       |  |
| nmoscap | 0.6                                   | GPDK PDK       | 20            | PDK Standard   |  |
|         |                                       |                |               |                |  |
|         |                                       |                |               |                |  |
|         |                                       |                |               |                |  |
| DEVICE  | fingers (number of capacitor fingers) |                |               |                |  |
|         | min                                   | Value got from | max           | Value got from |  |
|         |                                       |                |               |                |  |
| nmoscap | 1                                     | GPDK PDK       | 50            | PDK Standard   |  |



# 20.6 INDUCTOR FORMAL PARAMETERS

| DEVICE      | ind (Inductance in Henrys) |                    |               |                |
|-------------|----------------------------|--------------------|---------------|----------------|
|             | min                        | Value got from     | max           | Value got from |
|             |                            |                    |               |                |
| inductor    | 2.09E-10                   | GPDK PDK           | 4.43E-08      | GPDK PDK       |
|             |                            |                    |               |                |
|             |                            |                    |               |                |
| DEVICE      |                            | <b>nr</b> (indu    | ctor turns)   |                |
|             | min                        | Value got from     | max           | Value got from |
|             | 4.5                        | ODDIV DDIV         | 0.5           | ODDIV DDIV     |
| inductor    | 1.5                        | GPDK PDK           | 9.5           | GPDK PDK       |
|             |                            |                    |               |                |
|             |                            |                    |               |                |
| DEVICE      |                            | rad (inductor inne | r radius in r | microns)       |
|             | min                        | Value got from     | max           | Value got from |
| in dunata v | 20                         | CDDK DDK           | 400           | CDDK DDK       |
| inductor    | 20                         | GPDK PDK           | 100           | GPDK PDK       |
|             |                            |                    |               |                |
|             |                            |                    |               |                |
| DEVICE      |                            | pace (inductor me  | etal space in |                |
|             | min                        | Value got from     | max           | Value got from |
| inductor    | 2                          | GPDK PDK           | 10            | GPDK PDK       |
| inductor    |                            | GFDKFDK            | 10            | GFDKFDK        |
|             |                            |                    |               |                |
|             |                            |                    |               |                |
| DEVICE      |                            | width (inductor me | etal width in | ,              |
|             | min                        | Value got from     | max           | Value got from |
| inductor    | 5                          | GPDK PDK           | 20            | GPDK PDK       |
| inductor    | ິວ                         | OI DIVI DIV        | 20            | 31 51(1 51(    |



# 20.7 BIPOLAR FORMAL PARAMETERS

| DEVICE | emitter size ( fixed emitter size in microns) |                    |               |                |
|--------|-----------------------------------------------|--------------------|---------------|----------------|
|        | min                                           | Value got from     | max           | Value got from |
|        |                                               |                    |               |                |
| vpnp   | 1.3x.13                                       | GPDK PDK           | 1.3x1.3       | GPDK PDK       |
| npn    |                                               |                    |               |                |
| pnp    |                                               |                    |               |                |
|        |                                               |                    |               |                |
|        |                                               |                    |               |                |
|        |                                               |                    |               |                |
| DEVICE |                                               | w (variable emitte | er width in n | nicrons)       |
|        | min                                           | Value got from     | max           | Value got from |
|        |                                               |                    |               |                |
| vpnp   |                                               |                    |               |                |
| npn    | 0.6                                           | GPDK PDK           | 10            | GPDK PDK       |
| pnp    | 0.6                                           | GPDK PDK           | 10            | GPDK PDK       |

# 20.8 DIODES FORMAL PARAMETERS

| DEVICE |     | I (diode length in microns) |              |                |  |
|--------|-----|-----------------------------|--------------|----------------|--|
|        | min | Value got from              | max          | Value got from |  |
|        |     |                             |              |                |  |
| ndio   | 0.6 | GPDK PDK                    | 20u          | GPDK PDK       |  |
| pdio   | 0.6 | GPDK PDK                    | 20u          | GPDK PDK       |  |
|        |     |                             |              |                |  |
|        |     |                             |              |                |  |
|        |     |                             |              |                |  |
| DEVICE |     | w (diode wid                | dth in micro | ns)            |  |
|        | min | Value got from              | max          | Value got from |  |
|        |     |                             |              |                |  |
| ndio   | 0.6 | GPDK PDK                    | 20u          | GPDK PDK       |  |
| pdio   | 0.6 | GPDK PDK                    | 20u          | GPDK PDK       |  |



# 21 DEVICE DATASHEETS

### 21.1 nmos - Nmos Transistor



### **Spectre Netlist**

### Spectre Model Name = "nmos1"

MN1 (D G S B) nmos1 w=4u l=180.0n as=2.4e-12 ad=2.4e-12 ps=5.2u \ pd=5.2u m=(1)\*(1)

### **DIVA LVS Netlist**

### **DIVA Device Name = "nmos"**

; nmos Instance /MN1 = auLvs device M1

d nmos D G S B (p D S)

i 1 nmos D G S B " m 1.0 l 180e-9 w 4e-6 "

### **CDL Netlist**

**CDL Device Name = "NR"** 

MMN1 D G S B N W=4u L=180.0n M=1.0

### **Assura Netlist**

### Assura auLvs Device Name = "nmos"

c nmos MOS DRAIN B GATE B SOURCE B SUBSTRATE B ;;

- \* 4 pins
- \* 4 nets
- \* 0 instances

i MN1 nmos DGSB; m1 11.8e-07 w 4e-06;





|                      | <b>Device Layers</b> |  |
|----------------------|----------------------|--|
| Layer                | Color and Fill       |  |
| Oxide                |                      |  |
| Nimp                 |                      |  |
| Nimp<br>Poly<br>Cont |                      |  |
| Cont                 |                      |  |
| Metal1               |                      |  |

| Device Derivation |                              |  |  |  |
|-------------------|------------------------------|--|--|--|
| Device            | Layer Derivation             |  |  |  |
| Recognition       | Oxide AND Nimp CONTAINS Poly |  |  |  |
| G                 | Poly                         |  |  |  |
| D                 | Oxide AND Nimp NOT Poly      |  |  |  |
| S                 | Oxide AND Nimp NOT Poly      |  |  |  |
| В                 | Substrate                    |  |  |  |

| LVS Comparison |                                             |  |
|----------------|---------------------------------------------|--|
| Parameter      | Calculation                                 |  |
| Length         | Poly intersecting Oxide (illustrated above) |  |
| Width          | Poly inside Oxide (illustrated above)       |  |

<sup>\*</sup> S and D are PERMUTABLE



### 21.3 nmos3 - Nmos Transistor



\* Term B is an inherited property

### **Spectre Netlist**

### **Spectre Model Name = "nmos1"**

MN1 (D G S B) nmos1 w=4u l=180.0n as=2.4e-12 ad=2.4e-12 ps=5.2u \ pd=5.2u m=(1)\*(1)

### **DIVA LVS Netlist**

### **DIVA Device Name = "nmos"**

; nmos Instance /MN1 = auLvs device M1

d nmos D G S B (p D S)

i 1 nmos D G S B " m 1.0 1 180e-9 w 4e-6 "

### **CDL Netlist**

**CDL Device Name = "N"** 

MMN1 DGSB N W=4u L=180.0n M=1.0

### Assura Netlist

Assura auLvs Device Name = "nmos"

c nmos MOS DRAIN B GATE B SOURCE B SUBSTRATE B ;;

- \* 4 pins
- \* 4 nets
- \* 0 instances

i MN1 nmos DGSB; m1 11.8e-07 w 4e-06;



# 21.4 nmos3 (backend)

Length

|                      | <b>Device Layers</b> |  |
|----------------------|----------------------|--|
| Layer                | Color and Fill       |  |
| Oxide                |                      |  |
| Nimp                 |                      |  |
| Nimp<br>Poly<br>Cont |                      |  |
| Cont                 |                      |  |
| Metal1               |                      |  |

| Device Derivation |                              |  |
|-------------------|------------------------------|--|
| Device            | Layer Derivation             |  |
| Recognition       | Oxide AND Nimp CONTAINS Poly |  |
| G                 | Poly                         |  |
| D                 | Oxide AND Nimp NOT Poly      |  |
| S                 | Oxide AND Nimp NOT Poly      |  |
| В                 | Substrate                    |  |

| LVS Comparison |                                             |  |
|----------------|---------------------------------------------|--|
| Parameter      | Calculation                                 |  |
| Length         | Poly intersecting Oxide (illustrated above) |  |
| Width          | Poly inside Oxide (illustrated above)       |  |

<sup>\*</sup> S and D are PERMUTABLE



# 21.5 pmos - Pmos Transistor



### **Spectre Netlist**

### **Spectre Model Name = "pmos1"**

MP1 (D G S B) pmos1 w=4u l=180.0n as=2.4e-12 ad=2.4e-12 ps=5.2u \ pd=5.2u m=(1)\*(1)

### **DIVA LVS Netlist**

### **DIVA Device Name = "pmos"**

; pmos Instance /MP1 = auLvs device M1

d pmos D G S B (p D S)

i 1 pmos D G S B " m 1.0 l 180e-9 w 4e-6 "

### **CDL Netlist**

**CDL Device Name = "P"** 

MMP1 D G S B P W=4u L=180.0n M=1.0

### **Assura Netlist**

Assura auLvs Device Name = "pmos"

c pmos MOS DRAIN B GATE B SOURCE B SUBSTRATE B ;;

- \* 4 pins
- \* 4 nets
- \* 0 instances

i MP1 pmos DGSB; m1 11.8e-07 w 4e-06;

# 21.6



|                      | Device Layers  |  |
|----------------------|----------------|--|
| Layer                | Color and Fill |  |
| Nwell                |                |  |
| Oxide                |                |  |
| Pimp                 |                |  |
| Pimp<br>Poly<br>Cont |                |  |
| Cont                 |                |  |
| Metal1               |                |  |

| Device Derivation |                                        |  |
|-------------------|----------------------------------------|--|
| Device            | Layer Derivation                       |  |
| Recognition       | Nwell AND Oxide AND Pimp CONTAINS Poly |  |
| G                 | Poly                                   |  |
| D                 | Nwell AND Oxide AND Pimp NOT Poly      |  |
| S                 | Nwell AND Oxide AND Pimp NOT Poly      |  |
| В                 | Substrate                              |  |

| LVS Comparison |                                             |  |
|----------------|---------------------------------------------|--|
| Parameter      | Calculation                                 |  |
| Length         | Poly intersecting Oxide (illustrated above) |  |
| Width          | Poly inside Oxide (illustrated above)       |  |

<sup>\*</sup> S and D are PERMUTABLE



# 21.7 pmos3 - Pmos Transistor



\* Term B is an inherited property

### **Spectre Netlist**

### **Spectre Model Name = "pmos1"**

MP1 (D G S B) pmos1 w=4u l=180.0n as=2.4e-12 ad=2.4e-12 ps=5.2u \ pd=5.2u m=(1)\*(1)

### **DIVA LVS Netlist**

### **DIVA Device Name = "pmos"**

; pmos Instance /MP1 = auLvs device M1 d pmos D G S B (p D S)

i 1 pmos D G S B " m 1.0 1 180e-9 w 4e-6 "

### **CDL Netlist**

### **CDL Device Name = "P"**

MMP1 D G S B P W=4u L=180.0n M=1.0

### Assura Netlist

### Assura auLvs Device Name = "pmos"

c pmos MOS DRAIN B GATE B SOURCE B SUBSTRATE B ;;

- \* 4 pins
- \* 4 nets
- \* 0 instances

i MP1 pmos DGSB; m1 11.8e-07 w 4e-06;



# 21.8



|                      | Device Layers  |  |
|----------------------|----------------|--|
| Layer                | Color and Fill |  |
| Nwell                |                |  |
| Oxide                |                |  |
| Pimp                 |                |  |
| Pimp<br>Poly<br>Cont |                |  |
| Cont                 |                |  |
| Metal1               |                |  |

| Device Derivation |                                        |  |
|-------------------|----------------------------------------|--|
| Device            | Layer Derivation                       |  |
| Recognition       | Nwell AND Oxide AND Pimp CONTAINS Poly |  |
| G                 | Poly                                   |  |
| D                 | Nwell AND Oxide AND Pimp NOT Poly      |  |
| S                 | Nwell AND Oxide AND Pimp NOT Poly      |  |
| В                 | Substrate                              |  |

| LVS Comparison |                                             |  |
|----------------|---------------------------------------------|--|
| Parameter      | Calculation                                 |  |
| Length         | Poly intersecting Oxide (illustrated above) |  |
| Width          | Poly inside Oxide (illustrated above)       |  |

<sup>\*</sup> S and D are PERMUTABLE



# 21.9 nplusres - Nplus Resistor



### **Spectre Netlist**

**Spectre Model Name = "nplusres"** 

R1 (PLUS MINUS B) nplusres r=4.6K Area=6e-12 Perim=2.12e-05

### **DIVA LVS Netlist**

**DIVA Device Name = "nplusres"** 

; nplusres Instance /R1 = auLvs device R1

d nplusres PLUS MINUS B (p PLUS MINUS)

i 1 nplusres PLUS MINUS B " r 4.6e3 w 600e-9 "

### **CDL Netlist**

**CDL Device Name = "NR"** 

RR1 PLUS MINUS 4.6K \$[NR]

### Assura Netlist

Assura auLvs Device Name = "nplusres"

c nplusres RES IN B OUT B SUBSTRATE B ;;

- \* 3 pins
- \* 3 nets
- \* 0 instances
- i R1 nplusres PLUS MINUS; r 4600 w 6e-07;



# 21.10 nplusres (backend)



| Device Layers         |                |  |
|-----------------------|----------------|--|
| Layer                 | Color and Fill |  |
| Oxide                 |                |  |
| Nimp                  |                |  |
| Resdum (Marker Layer) |                |  |
| Cont                  |                |  |
| Metal1                |                |  |

| Device Derivation |                           |  |
|-------------------|---------------------------|--|
| Device            | Layer Derivation          |  |
| Recognition       | Oxide AND Nimp AND Resdum |  |
| PLUS              | Oxide NOT Resdum          |  |
| MINUS             | Oxide NOT Resdum          |  |
| В                 | Substrate                 |  |

| LVS Comparison |                                        |  |
|----------------|----------------------------------------|--|
| Parameter      | Calculation                            |  |
| Length         | Contact to Contact (illustrated above) |  |
| Width          | Oxide Width (illustrated above)        |  |
| Resistance     | sheet resistance * Length / Width      |  |

<sup>\*</sup> PLUS and MINUS are PERMUTABLE



# 21.11 polyres - Poly Resistor



### **Spectre Netlist**

**Spectre Model Name = "resistor"** 

R1 (PLUS MINUS) resistor r=115

### **DIVA LVS Netlist**

**DIVA Device Name = "polyres"** 

; polyres Instance /R1 = auLvs device R1

d polyres PLUS MINUS (p PLUS MINUS)

i 1 polyres PLUS MINUS " r 115 w 600e-9 "

### **CDL Netlist**

**CDL Device Name = "PR"** 

RR1 PLUS MINUS 115 \$[PR]

### Assura Netlist

Assura auLvs Device Name = "polyres"

c polyres RES IN B OUT B ;;

- \* 2 pins
- \* 2 nets
- \* 0 instances

i R1 polyres PLUS MINUS; r 115 w 6e-07;



# 21.12 polyres (backend)



| Device Layers         |                |  |
|-----------------------|----------------|--|
| Layer                 | Color and Fill |  |
| Poly                  |                |  |
| Resdum (Marker Layer) | [[[]]]         |  |
| Cont                  |                |  |
| Metal1                |                |  |

| Device Derivation |                  |
|-------------------|------------------|
| Device            | Layer Derivation |
| Recognition       | Poly AND Resdum  |
| PLUS              | Poly NOT Resdum  |
| MINUS             | Poly NOT Resdum  |

| LVS Comparison |                                        |
|----------------|----------------------------------------|
| Parameter      | Calculation                            |
| Length         | Contact to Contact (illustrated above) |
| Width          | Poly Width (illustrated above)         |
| Resistance     | sheet resistance * Length / Width      |

<sup>\*</sup> PLUS and MINUS are PERMUTABLE



# 21.13 mimcap - Metal to Metal Capacitor



### **Spectre Netlist**

**Spectre Model Name = "capacitor"** 

C1 (PLUS MINUS) capacitor c=17.6f m=1

### **DIVA LVS Netlist**

**DIVA** Device Name = "mimcap"

; mimcap Instance /C1 = auLvs device C1

d mimcap PLUS MINUS

i 1 mimcap PLUS MINUS " c 1.76e-14 m 1.0 "

### **CDL Netlist**

**CDL Device Name = "MC"** 

CC1 PLUS MINUS 17.6f \$[MC]

### Assura Netlist

Assura auLvs Device Name = "mimcap"

c mimcap CAP IN B OUT B ;;

- \* 2 pins
- \* 2 nets
- \* 0 instances

i C1 mimcap PLUS MINUS; c 1.76e-14 m 1;



# 21.14 mimcap (backend)



|          | Device Layers  |  |
|----------|----------------|--|
| Layer    | Color and Fill |  |
| Metal 2  |                |  |
| CapMetal | [[]]           |  |
| Via2     |                |  |
| Metal3   |                |  |

| Device Derivation |                       |  |
|-------------------|-----------------------|--|
| Device            | Layer Derivation      |  |
| Recognition       | CapMetal AND Metal2   |  |
| PLUS              | CapMetal              |  |
| MINUS             | Metal2 UNDER CapMetal |  |

| LVS Comparison |                                      |
|----------------|--------------------------------------|
| Parameter      | Calculation                          |
| Area           | Area of CapMetal (illustrated above) |
| Capacitance    | CperA * Area                         |



# 21.15 nmoscap - Nmos Transistor Configured as Cap



### **Spectre Netlist**

### **Spectre Model Name = "nmos1"**

C1 (TOP BOT TOP B) nmos1 w=10u l=10u as=6e-12 ad=6e-12 ps=11.2u \ pd=11.2u m=(1)\*(1)

### **DIVA LVS Netlist**

### **DIVA** Device Name = "nmoscap"

; nmoscap Instance /C1 = auLvs device C1 d nmoscap TOP BOT B

i 1 nmoscap TOP BOT B " m 1.0 1 10e-6 w 10e-6 "  $\,$ 

### **CDL Netlist**

**CDL Device Name = "N"** 

MC1 TOP BOT TOP B N W=10u L=10u M=1

### Assura Netlist

### Assura auLvs Device Name = "nmoscap"

c nmoscap CAP POS B MINUS B SUBSTRATE I ;;

- \* 3 pins
- \* 3 nets
- \* 0 instances
- i C1 nmoscap TOP BOT B; m 1 11e-05 w 1e-05;



# 21.16 nmoscap (backened)



|                      | <b>Device Layers</b> |
|----------------------|----------------------|
| Layer                | Color and Fill       |
| Capdum<br>Oxide      | £                    |
| Oxide                |                      |
| Nimp                 |                      |
| Nimp<br>Poly<br>Cont |                      |
| Cont                 |                      |
| Metal1               |                      |

| Device Derivation |                                         |
|-------------------|-----------------------------------------|
| Device            | Layer Derivation                        |
| Recognition       | Capdum AND Oxide AND Nimp CONTAINS Poly |
| TOP               | Poly                                    |
| BOT               | CAPDUM AND Oxide AND Nimp NOT Poly      |
| В                 | Substrate                               |

| LVS Comparison |                                             |
|----------------|---------------------------------------------|
| Parameter      | Calculation                                 |
| Length         | Poly intersecting Oxide (illustrated above) |
| Width          | Poly inside Oxide (illustrated above)       |

<sup>\*</sup> Nmos Source and Drain are Shorted Together



### 21.17 inductor - Metal 3 Inductor



### **Spectre Netlist**

**Spectre Model Name = "inductor"** 

L1 (PLUS MINUS) inductor l=5.95156e-10

### **DIVA LVS Netlist**

**DIVA** Device Name = ind"

; inductor Instance /L1 = auLvs device L1

d inductor PLUS MINUS

i 1 inductor PLUS MINUS " ind 5,95156e-10"

### **CDL Netlist**

**CDL Black Box Name = "inductor"** 

QL1 PLUS MINUS inductor

### Assura Netlist

Assura auLvs Device Name = "inductor"

c inductor Generic PLUS B MINUS B ;;

- \* 2 pins
- \* 2 nets
- \* 0 instances
- i L1 inductor PLUS MINUS; ind 5.95156e-10;



# 21.18 inductor (backend)



| Device Layers |                                         |  |
|---------------|-----------------------------------------|--|
| Layer         | Color and Fill                          |  |
| INDdummy      | []]]]]]]]                               |  |
| IND2dummy     | [77777777]                              |  |
| Metal 2       | 888888888888888888888888888888888888888 |  |
| Via2          |                                         |  |
| Metal3        |                                         |  |

| Device Derivation |                                   |  |
|-------------------|-----------------------------------|--|
| Device            | Layer Derivation                  |  |
| Recognition       | INDdummy AND IND2dummy AND Metal3 |  |
| PLUS              | Metal3 BUTTING IND2dummy          |  |
| MINUS             | Metal2 BUTTING IND2dummy          |  |

| LVS Comparison |                                                                                                                                                                                                                                                |  |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Parameter      | Calculation                                                                                                                                                                                                                                    |  |
| r              | Inner radius (illustrated above)                                                                                                                                                                                                               |  |
| S              | Metal3 space (illustrated above)                                                                                                                                                                                                               |  |
| W              | Metal3 width (illustrated above)                                                                                                                                                                                                               |  |
| nr             | Number of Metal3 turns                                                                                                                                                                                                                         |  |
| Inductance     | $(k1 = 2.34 \ k2 = 2.75 \ u0 = 4e-7 * 3.14)$ $Ind = (k1 * u0 * nr * nr * (.5 * ((2 * r + (nr + .5) * w + (nr5) * s) + (2 * r))))/(1 + k2 * (((2 * r + (nr + .5) * w + (nr5) * s) - (2 * r))/((2 * r + (nr + .5) * w + (nr5) * s) + (2 * r))))$ |  |



# 21.19 vpnp - Vertical Bipolar PNP



### **Spectre Netlist**

Spectre Model Name = "vpnp"

Q0(CBE) vpnp area=1 m=1

### **DIVA LVS Netlist**

**DIVA** Device Name = "vpnp"

; vpnp Instance /Q0 = auLvs device Q0

d vpnp C B E

i 0 vpnp C B E " area 1.69 m 1.0 "

### **CDL Netlist**

**CDL Device Name = "PV"** 

QQ0 CBE PV M=1 \$EA=1.69

### Assura Netlist

Assura auLvs Device Name = "vpnp"

c vpnp BJT COLLECTOR B BASE B EMITTER B

- \* 3 pins
- \* 3 nets
- \* 0 instances
- i Q0 vpnp C B E; area 1.69 m 1

# 21.20 vpnp (backend)



|              | Device Layers  |  |
|--------------|----------------|--|
| Layer        | Color and Fill |  |
| BJTdummy     | 555557         |  |
| Nwell        |                |  |
| Nimp / Oxide |                |  |
| Pimp / Oxide |                |  |
| Cont         |                |  |
| Metal3       |                |  |

| Device Derivation |                                          |  |
|-------------------|------------------------------------------|--|
| Device            | Layer Derivation                         |  |
| Recognition       | BJTdummy contains Nimp AND Pimp          |  |
| E                 | BJTDummy AND Pimp And Oxide AND Nwell    |  |
| В                 | BJTDummy AND Nimp And Oxide AND Nwell    |  |
| C                 | BJTDummy AND Pimp And Oxide ANDNOT Nwell |  |

|           | LVS Comparison                      |
|-----------|-------------------------------------|
| Parameter | Calculation                         |
| Area      | Area of Emitter (illustrated above) |



### 21.21 npn - Bipolar npn



#### **Spectre Netlist**

Spectre Model Name = "npn"

Q1 (CBE) npn area=1 m=1

#### **DIVA LVS Netlist**

**DIVA** Device Name = "npn"

; npn Instance /Q1 = auLvs device Q1

d npn C B E

i 1 npn C B E " area 360e-3 m 1.0 "

#### **CDL Netlist**

**CDL Device Name = "NP"** 

QQ1 CBE NP \$EA=0.36

#### **Assura Netlist**

Assura auLvs Device Name = "npn"

c npn BJT COLLECTOR B BASE B EMITTER B ;

- \* 3 pins
- \* 3 nets
- \* 0 instances
- i Q1 npn C B E; area 0.36 m 1;



# 21.22 npn (backend)



|              | Device Layers  |  |
|--------------|----------------|--|
| Layer        | Color and Fill |  |
| NPNdummy     | CTITI          |  |
| Nburied      |                |  |
| Pwell        |                |  |
| Nimp / Oxide |                |  |
| Pimp / Oxide |                |  |
| Cont         |                |  |
| Metal1       |                |  |

|             | Device Derivation                          |
|-------------|--------------------------------------------|
| Device      | Layer Derivation                           |
| Recognition | NPNdummy AND Nimp AND Pwell                |
| E           | NPNdummy AND Nburied AND Nimp AND Pwell    |
| В           | NPNdummy AND Nburied AND Pimp AND Pwell    |
| C           | NPNdummy AND Nburied AND Nimp ANDNOT Pwell |

|           | LVS Comparison                      |  |
|-----------|-------------------------------------|--|
| Parameter | Calculation                         |  |
| area      | Area of Emitter (illustrated above) |  |



### 21.23 pnp - Bipolar pnp



#### **Spectre Netlist**

Spectre Model Name = "pnp"

Q1 ( C B E ) pnp area=1 m=1

#### **DIVA LVS Netlist**

**DIVA** Device Name = "pnp"

; pnp Instance /Q1 = auLvs device Q1

d pnp C B E

i 1 pnp C B E " area 360e-3 m 1.0 "

#### **CDL Netlist**

**CDL Device Name = "PN"** 

QQ1 CBE PN \$EA=0.36

#### Assura Netlist

Assura auLvs Device Name = "pnp"

c pnp BJT COLLECTOR B BASE B EMITTER B ;

- \* 3 pins
- \* 3 nets
- \* 0 instances
- i Q1 pnp C B E; area 0.36 m 1;

# 21.24 pnp (backend)



|              | Device Layers  |  |
|--------------|----------------|--|
| Layer        | Color and Fill |  |
| PNPdummy     | CTTT           |  |
| Nburied      |                |  |
| Nwell        |                |  |
| Pwell        |                |  |
| Nimp / Oxide |                |  |
| Pimp / Oxide |                |  |
| Cont         |                |  |
| Metal1       |                |  |

|             | Device Derivation                          |
|-------------|--------------------------------------------|
| Device      | Layer Derivation                           |
| Recognition | PNPdummy AND Pimp AND Pwell                |
| E           | PNPdummy AND Nburied AND Pimp AND Nwell    |
| В           | PNPdummy AND Nburied AND Nimp AND Nwell    |
| C           | PNPdummy AND Nburied AND Pimp ANDNOT Nwell |

|           | LVS Comparison                      |
|-----------|-------------------------------------|
| Parameter | Calculation                         |
| area      | Area of Emitter (illustrated above) |



### 21.25 ndio - N type Diode



### **Spectre Netlist**

#### Spectre Model Name = "dion"

D0 ( PLUS MINUS ) dion area=1e-12 m=1

#### **DIVA LVS Netlist**

#### **DIVA Device Name = "ndio"**

; ndio Instance /D0 = auLvs device D0

d ndio PLUS MINUS

i 0 ndio PLUS MINUS " area 1e-12 m 1.0 "

#### **CDL Netlist**

#### **CDL Device Name = "DN"**

DD0 PLUS MINUS DN 1e-12

#### Assura Netlist

#### Assura auLvs Device Name = "ndio"

c ndio DIO POS B MINUS B ;;

- \* 2 pins
- \* 2 nets
- \* 0 instances

i D0 ndio PLUS MINUS; area 1e-12 m 1;



# 21.26 ndio (backend)



|              | Device Layers  |  |
|--------------|----------------|--|
| Layer        | Color and Fill |  |
| DIOdummy     | (2222222)      |  |
| Nimp / Oxide |                |  |
| Pimp / Oxide |                |  |
| Cont         |                |  |
| Metal1       |                |  |

|             | Device Derivation |
|-------------|-------------------|
| Device      | Layer Derivation  |
| Recognition | DIOdummy AND Nimp |
| PLUS        | DIOdummy AND Pimp |
| MINUS       | DIOdummy AND Nimp |

|           | LVS Comparison                    |  |
|-----------|-----------------------------------|--|
| Parameter | Calculation                       |  |
| area      | Area of MINUS (illustrated above) |  |



### 21.27 pdio - N type Diode



#### **Spectre Netlist**

### Spectre Model Name = "diop"

D0 ( PLUS MINUS ) diop area=1e-12 m=1

#### **DIVA LVS Netlist**

### **DIVA** Device Name = "pdio"

; pdio Instance /D0 = auLvs device D0

d pdio PLUS MINUS

i 0 pdio PLUS MINUS " area 1e-12 m 1.0 "

#### **CDL Netlist**

#### **CDL Device Name = "DP"**

DD0 PLUS MINUS DP 1e-12

#### Assura Netlist

#### Assura auLvs Device Name = "pdio"

c pdio DIO POS B MINUS B ;;

- \* 2 pins
- \* 2 nets
- \* 0 instances

i D0 pdio PLUS MINUS; area 1e-12 m 1;



# 21.28 pdio (backend)



| Device Layers |                |  |
|---------------|----------------|--|
| Layer         | Color and Fill |  |
| DIOdummy      | C2222222       |  |
| Nwell         |                |  |
| Nimp / Oxide  |                |  |
| Pimp / Oxide  |                |  |
| Cont          |                |  |
| Metal1        |                |  |

|             | Device Derivation           |
|-------------|-----------------------------|
| Device      | Layer Derivation            |
| Recognition | DIOdummy AND Pimp AND Nwell |
| PLUS        | DIOdummy AND Pimp AND Nwell |
| MINUS       | DIOdummy AND Nimp AND Nwell |

|           | LVS Comparison                   |
|-----------|----------------------------------|
| Parameter | Calculation                      |
| area      | Area of PLUS (illustrated above) |



### 22 DESIGN RULES

### 22.1 Layout Guidelines

- 0A Minimum NBURIED width 1.0um
- **OB Minimum NBURIED space 1.0um**
- 1A Minimum NWELL width 1.0um
- 1B Minimum NWELL space 1.0um
- 1C Minimum NBURIED enclosure of NWELL 0.3um
- 1D Minimum PWELL width 1.0um
- 1E Minimum PWELL space 1.0um
- 1F Minimum NBURIED enclosure of PWELL 0.3um
- 2A Minimum OXIDE width 0.4um
- 2B Minimum OXIDE space 0.3um
- 2C Minimum NWELL enclosure of OXIDE 0.5um
- 2D Minimum NWELL to OXIDE space 0.5um
- 3A Minimum NIMP width 0.4um
- 3B Minimum NIMP space 0.4um
- 3C Minimum NIMP enclosure of OXIDE 0.2um
- 3D Minimum NBURIED enclosure of NIMP 0.6um
- 4A Minimum PIMP width 0.4um
- 4B Minimum PIMP space 0.4um
- 4C Minimum PIMP enclosure of OXIDE 0.2um
- 4D Minimum NBURIED enclosure of PIMP 0.6um
- 4E PIMP and NIMP cannot overlap
- 5A Minimum POLY width 0.18um
- 5B Minimum POLY space 0.3um
- 5C Minimum POLY extension beyond OXIDE (poly endcap) 0.2um
- 5D Minimum OXIDE extension beyond gate POLY 0.4um
- 5E Minimum Poly to OXIDE spacing 0.2um
- 6A Minimum and maximum width of CONT 0.2um
- 6B Minimum CONT space 0.2um
- 6C Minimum OXIDE enclosure of CONT 0.2um



- 6D Minimum POLY enclosure of CONT 0.2um
- 6E Minimum POLY to CONT space 0.2um
- 6F Minimum NIMP enclosure of CONT 0.2um
- 6G Minimum PIMP enclosure of CONT 0.2um
- 6H Minimum CONT to Oxide space 0.2um
- 7A Minimum METAL1 width 0.3um
- 7B Minimum METAL1 space 0.3um
- 7C Minimum METAL1 enclosure of CONT 0.1um
- 8A Minimum and maximum width of VIA1 0.2um
- 8B Minimum VIA1 space 0.3um
- 8C Minimum METAL1 enclosure of VIA1 0.1um
- 9A Minimum METAL2 width 0.3um
- 9B Minimum METAL2 space 0.3um
- 9C Minimum METAL2 enclosure of VIA1 0.1um
- 10A Minimum and maximum width of VIA2 0.2um
- 10B Minimum VIA2 space 0.3um
- 10C Minimum METAL2 enclosure of VIA2 0.1um
- 11A Minimum METAL3 width 0.3um
- 11B Minimum METAL3 space 0.3um
- 11C Minimum METAL3 enclosure of VIA2 0.1um
- 11D Minimum METAL3 enclosure of VIA2 for metal capacitor 0.1um
- 12A Minimum CAPMETAL width 0.5um
- 12B Minimum METAL2 enclosure of CAPMETAL 0.4um
- 12C Minimum CAPMETAL enclosure of VIA2 0.2um
- 12D Minimum CAPMETAL enclosure of METAL3 0.3um
- 13A Maximum distance from a source/drain OXIDE region to the nearest well tie 10um
- 14A Minimum and maximum width of VIA3 0.2um
- 14B Minimum VIA3 space 0.3um
- 14C Minimum METAL3 enclosure of VIA3 0.1um
- 15A Minimum METAL4 width 0.3um
- 15B Minimum METAL4 space 0.3um



- 15C Minimum METAL4 enclosure of VIA3 0.1um
- 16A Minimum and maximum width of VIA4 0.2um
- 16B Minimum VIA4 space 0.3um
- 16C Minimum METAL4 enclosure of VIA4 0.1um
- 17A Minimum METAL5 width 0.3um
- 17B Minimum METAL5 space 0.3um
- 17C Minimum METAL5 enclosure of VIA4 0.1um
- 18A Minimum and maximum width of VIA5 0.2um
- 18B Minimum VIA5 space 0.3um
- 18C Minimum METAL5 enclosure of VIA5 0.1um
- 19A Minimum METAL6 width 0.3um
- 19B Minimum METAL6 space 0.3um
- 19C Minimum METAL6 enclosure of VIA5 0.1um
- 20A Minimum BONDPAD width 45.0um
- 20B Minimum BONDPAD space 10.0um
- 20C Minimum and Maximum METAL1 enclosure BONDPAD 3.0um
- 20D Minimum and Maximum METAL2 enclosure BONDPAD 3.0um
- 20E Minimum and Maximum METAL3 enclosure BONDPAD 3.0um
- 20F Minimum and Maximum METAL4 enclosure BONDPAD 3.0um
- 20G Minimum and Maximum METAL5 enclosure BONDPAD 3.0um
- 20H Minimum and Maximum METAL6 enclosure BONDPAD 3.0um



### 22.2 Antenna Rules

ANT1 Maximum ratio of field poly area to poly gate area 100

ANT2 Maximum ratio of metal area (METAL1 to METAL6) to
poly gate area 200

ANT3 Maximum ratio of contact area to the poly gate area 10

ANT4 Maximum ratio of VIA area (VIA1 to VIA5) to poly
gate area 20

### 22.3 Density Rules

DEN1 Minimum POLY density\* 15%

DEN2 Minimum METAL1 density\* 25%

DEN3 Minimum METAL2 density\* 25%

DEN4 Minimum METAL3 density\* 25%

DEN5 Minimum METAL4 density\* 25%

DEN6 Minimum METAL5 density\* 25%

DEN7 Minimum METAL6 density\* 25%



<sup>\*</sup>Density is calculated as Total POLY/METAL area/Chip area

# 23 Interconnect Capacitance Table

| Тор     | Bottom  | Area          | Fringe      | Dielectric |
|---------|---------|---------------|-------------|------------|
| Layer   | Layer   | Capacitance   | Capacitance | Thickness  |
| Poly    | Field   | aF/um2<br>100 | aF/um<br>50 | 4000A      |
|         |         |               |             |            |
| Poly    | Nwell   | 100           | 50          | 4000A      |
| Metal 1 | Field   | 30            | 35          | 12000A     |
| Metal 1 | Nwell   | 30            | 35          | 12000A     |
| Metal 1 | Active  | 40            | 45          | 10000A     |
| Metal 1 | Poly    | 65            | 60          | 6000A      |
| Metal 2 | Field   | 15            | 25          | 27000A     |
| Metal 2 | Nwell   | 15            | 25          | 27000A     |
| Metal 2 | Active  | 18            | 27          | 24000A     |
| Metal 2 | Poly    | 17.5          | 30          | 22000A     |
| Metal 2 | Metal 1 | 35            | 45          | 10000A     |
| Metal 3 | Field   | 10            | 20          | 40000A     |
| Metal 3 | Nwell   | 10            | 20          | 40000A     |
| Metal 3 | Active  | 7.5           | 17.5        | 38000A     |
| Metal 3 | Poly    | 12.5          | 22.5        | 36000A     |
| Metal 3 | Metal 1 | 15.5          | 25.5        | 25000A     |
| Metal 3 | Metal 2 | 35.5          | 45.5        | 9000A      |
| Metal 4 | Field   | 5             | 20          | 60000A     |
| Metal 4 | Nwell   | 5             | 20          | 60000A     |
| Metal 4 | Active  | 6.5           | 32.5        | 55000A     |
| Metal 4 | Poly    | 7             | 18.5        | 55000A     |
| Metal 4 | Metal 1 | 9             | 46          | 40000A     |



| Metal 4 | Metal 2 | 15   | 47.5 | 30000A |
|---------|---------|------|------|--------|
| Metal 4 | Metal 3 | 40   | 60   | 10000A |
| Metal 5 | Field   | 5    | 18.5 | 72000A |
| Metal 5 | Nwell   | 5    | 18.5 | 67000A |
| Metal 5 | Active  | 5.5  | 28   | 67000A |
| Metal 5 | Poly    | 5.5  | 17   | 66000A |
| Metal 5 | Metal 1 | 8    | 47.5 | 54000A |
| Metal 5 | Metal 2 | 9.5  | 49   | 38000A |
| Metal 5 | Metal 3 | 15   | 52   | 24000A |
| Metal 5 | Metal 4 | 40.5 | 63.5 | 9000A  |
| Metal 6 | Field   | 4.5  | 17   | 84000A |
| Metal 6 | Nwell   | 4.5  | 17   | 83000A |
| Metal 6 | Active  | 6.0  | 21.5 | 81000A |
| Metal 6 | Poly    | 6.5  | 16.5 | 63000A |
| Metal 6 | Metal 1 | 8    | 48   | 58000A |
| Metal 6 | Metal 2 | 10   | 50   | 46000A |
| Metal 6 | Metal 3 | 17   | 50.5 | 31000A |
| Metal 6 | Metal 4 | 18   | 52   | 22000A |
| Metal 6 | Metal 5 | 50   | 67.5 | 10000A |



# 24 Coupling Capacitance Table

| Structure     | Coupling Capacitance<br>fF/um |
|---------------|-------------------------------|
| Poly-Field    | 0.0555                        |
| Metal1-Field  | 0.1220                        |
| Metal1-Active | 0.1110                        |
| Metal1-Poly   | 0.1000                        |
| Metal2-Field  | 0.0955                        |
| Metal2-Active | 0.0888                        |
| Metal2-Poly   | 0.0800                        |
| Metal2-Metal1 | 0.0900                        |
| Metal3-Field  | 0.0966                        |
| Metal3-Active | 0.0966                        |
| Metal3-Poly   | 0.0977                        |
| Metal3-Metal1 | 0.0933                        |
| Metal3-Metal2 | 0.0888                        |
| Metal4-Field  | 0.0889                        |
| Metal4-Active | 0.0931                        |
| Metal4-Poly   | 0.0931                        |
| Metal4-Metal1 | 0.0991                        |
| Metal4-Metal2 | 0.0914                        |
| Metal4-Metal3 | 0.0889                        |
| Metal5-Field  | 0.0922                        |
| Metal5-Active | 0.0920                        |
| Metal5-Poly   | 0.0922                        |



| Metal5-Metal1 | 0.0977 |
|---------------|--------|
| Metal5-Metal2 | 0.0966 |
| Metal5-Metal3 | 0.0933 |
| Metal5-Metal4 | 0.0899 |
| Metal6-Field  | 0.1111 |
| Metal6-Active | 0.1122 |
| Metal6-Poly   | 0.1221 |
| Metal6-Metal1 | 0.1222 |
| Metal6-Metal2 | 0.1233 |
| Metal6-Metal3 | 0.1322 |
| Metal6-Metal4 | 0.1112 |
| Metal6-Metal5 | 0.1002 |
|               | I .    |

# 25 Sheet Resistance Table

| Layer             | Sheet Rho (in ohm/square) |
|-------------------|---------------------------|
| Poly              | 7.5                       |
| N+ Diffusion      | 300                       |
| Metal 1           | .1                        |
| Metal 2           | .1                        |
| Metal 3           | .1                        |
| Metal 4           | .1                        |
| Metal 5           | .1                        |
| Metal 6           | .1                        |
| Poly Contact      | 5                         |
| Diffusion Contact | 7.5                       |