

# EENGM4120\_2022\_TB-2

# **Advanced DSP & FPGA Implementation 2022**

## Coursework

# University of Bristol

Department of Electrical and Electronic Engineering

Teacher: Dr. Roshan Weerasekera

Group: 05

Student 1: Qingyu Zhang (vn22984)

Student 2: Shuran Yang (rw22242)

Student 3: Ruilong Liu (hx22195)

Date: May 2023

### The project link:

## https://github.com/alfredzhang98/Bristol\_FPGA\_lab.git.

### Catalogue

| 1 Simple FIR Filter (RTL)                                                                            | 3    |
|------------------------------------------------------------------------------------------------------|------|
| 1.1 MATLAB simulation                                                                                | 3    |
| 1.2 Implementation in System Verilog                                                                 | 3    |
| 1.3 Testing and Verification                                                                         | 4    |
| 1.3.1 Verification Plan                                                                              | 4    |
| 1.3.2 Verification Results                                                                           | 5    |
| 1.3.3 Optimization and analysis                                                                      | 5    |
| 2.1 Methodology                                                                                      | 6    |
| 2.1.1 Matlab Background                                                                              | 6    |
| 2.1.2 Oscillator Implementation in SystemVerilog and Simulation                                      | 6    |
| 2.1.3 Implementing a Frequency-amplitude Adjustable Oscillator on FPGA                               | 7    |
| 2.2 Simulation Waveforms in Vivado                                                                   | 9    |
| 2.3 The Outputs Waveforms of DAC Signals with Adjustable Magnitude and Frequency                     | 10   |
| Reference:                                                                                           | 12   |
| Appendix 1                                                                                           | 13   |
| Appendix 2                                                                                           | 14   |
| Appendix 2.1: Matlab code for Part 1                                                                 | 14   |
| Appendix 2.2: SystemVerilog code for Part 1                                                          | 16   |
| Appendix 3                                                                                           | 17   |
| Appendix 3.1: SystemVerilog code for sinusoidal signal generation module for Part 2                  | 17   |
| Appendix 3.2: SystemVerilog code for setting the value of the sinusoidal signal frequency for Part 2 | .18  |
| Appendix 3.3: SystemVerilog code for setting the value of the sinusoidal signal magnitude for Part 2 | 2 19 |

#### 1 Simple FIR Filter (RTL)

#### 1.1 MATLAB simulation

The purpose of this MATLAB simulation is to realize a FIR filter, which can filter a sinusoidal signal with additional noise. This report will explain how the sinusoidal signal with additional noise is generated and the role of the "linspace" function in generating the signal. In addition, the report will explain the algorithm code for implementing a 7th order FIR filter using a rectangular window. Finally, the report will give the filter signal diagram, by comparing the original signal, FPGA output signal and MATLAB simulation output signal to evaluate the filtering effect of the fir filter. Also, pole-zero graphs, and frequency response graph are generated to evaluate the performance of the fir filter.

First, define the signal frequency, sampling number and bit width. Then, by generating a time vector using the "linspace" function, the sine wave signal containing noise is generated and normalized to a 10-bit binary value. The "linspace" function is used to create a time series whose input parameters are the start time, end time, and number of sampling points. According to these parameters, a set of sampling points are generated at equal intervals within the specified time range. Finally, by combining this time series with the functions of "sin" and "rand", the sinusoidal signal "x" is calculated to generate the signal. Eventually, in this MATLAB code, plus a piece of code given by the teacher, a ROM file, named "ROMData.mem", is generated that contains the hexadecimal representation of the input signal for the FPGA. This ROM file will be used for subsequent actual FPGA development. When talking about the algorithm code, this simulation uses a rectangular window to design a 7-order fir filter to filter the input signal. First, the standard difference equation is used to express the FIR filter algorithm, and then the "my\_conv ()" function in MATLAB is used to realize the convolution operation, and the coefficient of the filter and the input signal are convolved to get the output signal.

As shown in Figure 1.1.(a), the pole-zero diagram shows that six zeros of the 7th-order FIR filter are on the unit circle, and one pole is at the origin. This FIR filter structure is an "all-pass" filter, simple structure, easy to implement. Because of having linear phase characteristics, no group delay and frequency selectivity, it is very suitable for FPGA implementation.



Figure 1.1 (a) Pole zero diagram and frequency response diagram, (b) Final filtering result.

As shown in Figure 1.1.(b), by observing the original signal, FPGA output signal and MATLAB simulation output signal, it can be concluded that the filtering performance of the filter is good.

#### 1.2 Implementation in System Verilog

To implement FIR filter in System Verilog, this report provides the corresponding design scheme of the delay line, multiplier, and adder.

In the code, six delay lines, "z\_1", "z\_2", "z\_3", "z\_4", "z\_5", and "z\_6" are used to store the history value of the input signal. The input signal "x" is delayed by 6 sampling cycles respectively, totaling 7 delayed signals. The weighted sum of each delay signal gives the output signal "y".

The design of the multiplier is realized by shifting and adding. In the code, using a shift operation to reduce the number of bits in the input signal and then adding them together to get the product. For this filter with a coefficient of 0.149 (fixed-point (Q0.8) format is 0 00100100), using the following Equation 1.1 to design multiplier:

assign 
$$mal_0 = (x \gg 3) + (x \gg 6) + (x \gg 7)$$
 (1.1)

In the code, moving the input signal "x" 3, 6, and 7 bits to the right to get the three shifted results respectively (Because the binary representation of 0.1429 is 0 00100100), and then adding them up to get the product. Unlike the way it's calculated in the code, typical multiplication in hardware is repeated addition. So, in the process of designing adder, by adding the product of fixed points in each delay line and following Equation 1.2 to calculate the output signal:

$$assign y = mal_0 + mal_1 + mal_2 + mal_3 + mal_4 + mal_5 + mal_6$$
(1.2)

In summary, a method like the shift adder is used to implement multiplication and addition elements. This design can reduce delay and area consumption and is suitable for scalable FIR filter design.

#### 1.3 Testing and Verification

#### 1.3.1 Verification Plan

The objective is to test and verify the implemented FIR filter. To meet the requirement, some modules need to be added around the FIR filter to generate simulation test data. These modules include the address generator and ROM module, as shown in Figure 1.2. Among those, the FIR Filter module is the System Verilog module designed in Task 2, which function is filtering the signal. And the ROM module is generated by the MATLAB code in Task 1, which function is to store the signal generated from MATLAB simulation.



Figure 1.2. Block diagram for the FIR Filter Test setup.

The above hardware block diagram clearly indicates the input and output mode of each signal: The whole design process needs the control of clock signal and reset signal. More specifically, the clock signal is used to drive the operation of the entire system, and the reset signal initializes the address counter. To ensure that the MATLAB simulation results are consistent with the HDL simulation results, this testing uses the same input waveform as in Task 1. When the input signal is loaded from the dataROM module, the address register points to the first storage unit. The dataROM module reads data from this storage unit and sends it to the FIRFilter module. The FIRFilter module filters the input data and sends the result to the output port. The output of the FIRFilter module will be read and displayed in the simulation waveform using Vivado. At the same time, the test module also updates the address register when the clock pulse arrives.

#### 1.3.2 Verification Results

Once the test vector input is connected to the FIR filter, the waveform of the filter can be viewed by using Vivado simulation function. During this process, the code needs a testbench file to simulate the design. In the testbench file, after instantiating the corresponding modules for the FIR filter and ROM blocks, they are wired together.

The principle of the initial block of the testbench file is first initializing the clock and reset signal, and pulling the reset signal down after a certain amount of time to ensure that the design is running from the correct state. Each time the clock signal rises or resets the rise edge of the signal, the address counter will be increased by 1 until the ROM's maximum memory location is reached. When the address counter reaches its maximum position, the address counter will be reset to 0. In this way, it can generate a sinusoidal waveform over multiple periods.



Figure 1.3. simulation result.

In the Vivado simulation, Figure 1.3 shows the sinusoidal waveform of the filter input and the waveform of the filter output. It is obvious that the filter successfully removes the high-frequency noise in the original sinusoidal waveform and smoothens it into a more stable waveform. The result proves that the FIR filter successfully realizes the filtering process of sinusoidal signal with noise with visible validity and reliability.

#### 1.3.3 Optimization and analysis

First, the results in Task 1 show that the fir filter used in this experiment is a 7-order fir filter, not a 5-order FIR filter in the example pdf. The advantages of this move are obvious, as the use of higher order FIR filters can achieve better filtering results, especially for situations requiring higher cutoff frequencies and steeper filtering characteristics. However, higher order FIR filters also have some problems, including higher computing and resource consumption, including more multipliers and adders, resulting in higher power consumption and delay. In addition, too high an order may also lead to overfitting, so that the filter cannot adapt to the noise or nonlinear signal.

In the specific operation process, it is found that: when using Q0.8 format to calculate the data, an 8-bit decimal with signed bits can only represent 512 different values. Therefore, the accuracy may be insufficient when using the 7th-order FIR filter, especially when using the multiplier to convolve the filter coefficient and the input signal. Therefore, in this case, the best way to optimize is to use the Q16 format to provide higher accuracy, because the Q16 format can represent 65536 different values. Correspondingly, the way to adapt to the new data format is that changing the register bit width can increase the maximum number of bits of data processed by FPGA, thus improving the calculation accuracy.

By analyzing the hardware block diagram, due to the substantial number of modules, there may be some problems in the transmission process of internal signals, including timing problems, data bit width mismatch and line delay problems. For different problems, there may be corresponding optimization schemes. For example, to solve the problem of data bit width mismatch, a reasonable optimization scheme is to add a data width conversion module. The module converts the data bit width transmitted between different modules to ensure the consistency of data bit width. For the line delay problem, the reasonable optimization scheme is to add a cache, for example, by adding a FIFO cache before the input signal module. The special function of this cache is to store a certain amount of data in advance, so that the clock frequency of the input signal and the output signal can be uncoordinated when the data is processed in FPGA, to achieve a certain delay optimization.

#### 2.1 Methodology

#### 2.1.1 Matlab Background

The difference equation for the digital oscillator as:

$$\begin{cases} y[n] = 2\cos\left(\frac{2\pi F_0}{F_s}\right)y[n-1] - y[n-2] \\ y[-1] = 0 \\ y[-2] = A\sin\left(\frac{2\pi F_0}{F_s}\right) \end{cases}$$
 (2.1)

Where F0 is signal frequency and Fs is the sampling frequency. A waveform with ten periods output using MATLAB is shown in Figure 4.1. Where F0 is 440 Hz, and Fs is 1000 Hz [1].



Figure 2.1. Digital filter sine wave output (ten periods).

#### 2.1.2 Oscillator Implementation in SystemVerilog and Simulation

In this task, the amplitude (0.2730) and coefficient (0.9620) of a sine wave are calculated by Matlab. Since it is necessary to use the fixed-point (Q0.8) format, the amplitude of the sine wave is 00001000101 and the coefficient is 001111 0110, where the highest bit is the sign bit. For signed numbers, the use of shifting not only makes the logic of the code simpler but also ensures the reliability of the signal. The method of shift splicing is reflected in the code as follows, where 'y\_temp\_2[10]' is the sign bit.

$$mul = (1(y_2[10]), y_2[10:1]) + (2(y_2[10]), y_2[10:2]) + (3(y_2[10]), y_2[10:3])$$

$$(4(y_2[10]), y_2[10:4]) + (6(y_2[10]), y_2[10:6]) + (7(y_2[10]), y_2[10:7])$$

$$(2.2)$$

In order to sample the DAC, the output sine wave value needs to be scaled by adding 10'd512 to make it fit within the input range of the DAC. The output waveform of the DigSineGenerator.sv module is shown in

Figure 2.2. The period is 2.24 ms and the frequency is 1/2.24 ms = 446.429 Hz, which meet the requirements of the question.



Figure 2.2. The waveform of DigSineGenerator.sv module output.

#### 2.1.3 Implementing a Frequency-amplitude Adjustable Oscillator on FPGA

In this task, a total of seven modules are used, and their schematic is shown in Figure 2.3. The functions and relationships of each module are as follows.

- 1. U\_SwitchInterface: A key with an anti-jitter function for adjusting the frequency and amplitude of the waveform. The output signal flag out is passed to the next module (KeyFlagSettingValue).
- 2. KeyFlagSettingValue: This module accumulates the received flag\_out signals and obtains the relative change in frequency and amplitude (valid\_clk, valid\_mag), which is passed to the next module (BottonChangeMgnitude, BottonChangeClk), so that the waveform can be adjusted in real time.
- 3. BottonChangeMgnitude: This module converts the signal received from valid\_mag into a change in the amplitude of the waveform and outputs it to the DigSineGenerator module for real-time adjustment of the waveform amplitude. There is no overflow in the amplitude here.
- 4. BottonChangeClk: This module converts the signal received from valid\_clk into a change in waveform frequency and outputs it to the DigSineGeneratorUpdate module for real-time adjustment of the waveform frequency or period. There is also no overflow of frequency here.
- 5. DigSineGeneratorUpdate: This module generates an initial sinusoidal signal waveform with 440 Hz and 3.3 volts and is controlled by the previous amplitude adjustment signal and frequency adjustment signal. Here, the signal is accepted by means of a handshake.
- 6. clkDivider: used to divide the 100 MHz clock and drive the spi2dac module. 7. spi2dac: used to divide the 100 MHz clock and drive the spi2dac module.
- 7. spi2dac: converts the spi signal into a dac signal for output.



Figure 2.3 Digital Oscillator Schematic.

BottonChangeMgnitude and BottonChangeClk control the DigSineGeneratorUpdate module by using the handshake method as in Figure 2.4. The data from the BottonChangeMgnitude module and the clock period of the BottonChangeClk module together determine the state of the handshake\_save1 signal. module and the clock period of the BottonChangeClk module together determine the state of the handshake\_save1 signal. It is worth noting that in order to obtain a signal for controlling the data transfer, handshake\_save1 and handshake\_save2 need to be XOR, where the handshake\_save2 signal is the inverse of the handshake\_save1 signal.



**Figure** 2.4. Illustration of the timing relationship between the control methods for the amplitude and frequency of the signal.

From Figure 2.3, there will have four output signals from ZedBoard to MCP4911 chip. The Package Type of MCP4911 as shown in Figure 2.5. Table 1 shows not only the ZedBoard pins and the Pmod connections of the MCP4911 chip but also the reset button of the system and the switches for signal frequency and amplitude adjustment [2].



Figure 2.5. Package Type of MCP4911 [2].

Table 1. Task Connections

| ZedBoard Pin [3] | Signal Name              | MCP4911 Chip |
|------------------|--------------------------|--------------|
| VDD              | VDD                      | 1            |
| JA2              | $\overline{\mathit{CS}}$ | 2            |
| JA3              | SCK                      | 3            |
| JA1              | SDI                      | 4            |
| JA4              | $\overline{LDAC}$        | 5            |
| VDD              | VREF                     | 6            |
| GND              | VSS                      | 7            |
|                  | VOUT                     | 8            |
| BTNC             | reset                    |              |
| BTND             | sw2_mag_down             |              |
| BTNL             | sw3_clk_up               |              |
| BTNR             | sw4_clk_down             |              |
| BTNU             | sw1_mag_up               |              |

#### 2.2 Simulation Waveforms in Vivado

Table 2 and Figure 2.6-7 describe the adjustment range of the phase and magnitude of the signal. The design of this section enables the amplitude and frequency of the signal to be adjusted according to the times of button presses.

**Table** 2. Adjustment range for the value of analogue waveforms.

| Function  | Figure  | Range   | Simulation Value |
|-----------|---------|---------|------------------|
| Frequency | 2.7 (a) | Max     | 44444.44 Hz      |
|           | 2.6     | Initial | 444.44 Hz        |
|           | 2.7 (d) | Min     | 232.56 Hz        |
| Amplitude | 2.7 (c) | Max     | 912 (3.3 V)      |
|           | 2.6     | Initial | 704 (1.58 V)     |
|           | 2.7 (d) | Min     | 512 (0 V)        |



Figure 2.6. Output waveform of the initial frequency and amplitude signal.



**Figure** 2.7. Output waveform of the (a) maximum frequency signal, (b) minimum frequency signal, (c) maximum magnitude and (f) minimum magnitude.

### 2.3 The Outputs Waveforms of DAC Signals with Adjustable Magnitude and Frequency

The testing of the output waveforms for this project was done on the laboratory RTB2004 Digital Oscilloscope. As explained earlier, the parameters in this section are passed in a handshake fashion; frequency and magnitude can be adjusted by pressing buttons (Refer Appendix 3.2 and 3.3 for a detailed code implementation). Table 3 and Figure 2.8 depict the waveform schematics of the DAC signal's phase and amplitude adjusted for frequency and amplitude on an oscilloscope. For a clearer presentation of the waveform, the waveform given in Figure 9 is not the limit of adjustment, and in fact, the frequency and period of the waveform can be changed by pressing buttons larger or smaller.

**Table** 3. Adjustment range for the value of oscilloscope outputs waveforms.

| Function  | Figure  | Range   | Test Value |
|-----------|---------|---------|------------|
| Frequency | 2.8 (b) | Max     | 4276.44 Hz |
|           | 2.8 (a) | Initial | 443.21 Hz  |
|           | 2.8 (c) | Min     | 227.70 Hz  |
| Amplitude | 2.8 (e) | Max     | 3.236 V    |
|           | 2.8 (d) | Initial | 2.169 V    |
|           | 2.8 (f) | Min     | 0.731 V    |



**Figure** 2.8. Waveforms on the oscilloscopes (a) initial frequency, (b) maximum frequency, (c) minimum frequency, (d) initial magnitude, (e) maximum magnitude and (f) minimum magnitude.

Table 3 shows the contributions of the group members.

**Table** 3. Contribution of teams.

| Team Member  | Contribution for Part 1           | Contribution for Part 2                     |
|--------------|-----------------------------------|---------------------------------------------|
| Qingyu Zhang | Design plan                       | Design plan                                 |
| (vn22984)    | Implementation of Matlab plotting | Oscillator and clock divider Implementation |
|              | code                              | in SystemVerilog and simulation             |
|              | Implementation of SystemVerilog   | Changing the systems' amplitude/frequency   |
|              | code                              | in SystemVerilog                            |
|              |                                   | Testbench                                   |
| Shuran Yang  | Implementation of Matlab filter   | Oscillator communication and constrain file |
| (rw22242)    | code                              | implementation on FPGA                      |
|              | Testing MATLAB code               | Oscilloscopes measurement                   |
|              | Testing SystemVerilog code        | Testbench                                   |
|              |                                   | Report Compilation                          |
| Ruilong Liu  | Testing MATLAB code               | Implementation of Matlab and Python code    |
| (hx22195)    | Testbench                         | Testing SystemVerilog code                  |
|              | Report Compilation                | Oscilloscopes measurement                   |

## Reference:

- [1] "Advanced DSP & FPGA Implementation (EENGM4120)."
- [2] O. Amp and V. Dd, "Block Diagram."
- [3] "ZedBoard (Zynq<sup>TM</sup> Evaluation and Development) Hardware User's Guide," 2014.

#### Appendix 1

All the code is available on Github, here is the link of this project:

https://github.com/alfredzhang98/Bristol FPGA lab.git.

If you want to clone this project, try this command in your terminal:

git clone --recursive https://github.com/alfredzhang98/Bristol\_FPGA\_lab.git

In this Github project, you could access the "readme.md" file on the initial page to get the basic results from the whole coursework. Meanwhile, you could also know what the source files path is for this coursework part1 and part2 separately. It is worth mentioning that the coursework creates a ".gitignore" file to ignore the simulation files and other cache files to minimise this project. Additionally, the ".gitmodules" refer to the "spi2dac.sv" module project to avoid plagiarism. All the source codes are listed in the Github project. Therefore, in this report, only some critical codes are appended.

#### Appendix 2

#### Appendix 2.1: Matlab code for Part 1

```
clc,
clear,
close all
freq = 200; % signal frequency in Hz
SAMPLES = 512;
                         % Samples per full-cycle
                        % Size of data in bits
WIDTH = 9;
OUTMAX = 2^WIDTH - 1;
                               % max Amplitude of sinewave
% FIR filter parameters
% sample rate
Fs = SAMPLES * freq;
% passband cut-off frequency
Fc = freq;
% windows length
L = 7;
% windows order
M = L-1;
%omega
omiga = 2 * pi * Fc/Fs;
t = linspace(0, 1/freq, SAMPLES);
rng default %initialize random number generator
\% x = 0.7*\sin(2*pi*freq*t) + 0.25*rand(size(t));
x = 0.7 * \sin(2 * pi * freq * t) + 0.25 * rand(size(t));
x = (OUTMAX*(1+x));
filename = 'ROMData.mem';
fid = fopen(filename,'w');
for i = 0:SAMPLES-1
    fprintf(fid,'%4X \n',int16(x(i+1)));
end
fclose(fid);
fid = fopen('./../part1 task2 4/out.txt','r');
data = textscan(fid,'%s');
fclose(fid);
num array = [];
for i = 1:length(data{1})
     line str = data\{1\}\{i\};
    line str = strrep(line str, 'x', ");
    num = str2double(line str);
    num array = [num array, num];
end
input signal = x;
a = 0.54;
```

```
n = -M/2:1:M/2;
zero normal = find(n==0);
n(zero normal) = 0.0000001;
W hamming = a - (1-a) * cos(2*pi*n./(L-1)); % Hanming
W rect = 1;
H result = omiga ./ pi * my sinc(omiga * n);
b = W rect .* H result;
b = b/sum(b);
w = 0.0.0001:pi;
H response = zeros(1,1);
z = \exp(1j*w);
for i = 1 : L
    H response = H response + z.^(n(1,i)) .* b(1,i);
end
figure(1)
subplot(1,2,2)
plot(w,log10(abs(H response)),'r')
title('Frequency response');
xlabel('Normalized Frequency (x pi rad/sample)')
ylabel('Magnitude (dB)')
grid on
subplot(1,2,1)
% FIR pole
zplane(b);
xlim([-1.2 1.2])
ylim([-1.2 1.2])
title('zplane');
xlabel('Real part')
ylabel('Imaginary part')
grid on
% Filtered signal
output_signal = my_conv(input_signal, b);
figure;
plot(input signal(L:SAMPLES), 'b-');
hold on;
plot(output signal(L:SAMPLES), 'r-');
hold on;
plot(num array(L:length(num array)), 'g-');
xlabel('Time (s)');
ylabel('Amplitude');
title('Moving Average Filter in MATLAB');
legend('Input Waveform', 'Output Waveform', 'FPGA Output Waveform');
```

#### Appendix 2.2: SystemVerilog code for Part 1

```
module FIRFilter (clock, reset, x, y);
        clock;
input
input
        reset;
input
        [9:0]
                 х;
output [9:0]
                 у;
logic [9:0] z 1, z 2, z 3, z 4, z 5, z 6;
logic [9:0] mul 0, mul 1, mul 2, mul 3, mul 4, mul 5, mul 6;
//data shift
always @(posedge clock or posedge reset) begin
     if (reset) begin
          z 1 \le 10'b0;
          z <= 10'b0;
          z = 10'b0;
          z = 10b0;
          z \le 10'b0;
          z 6 \le 10'b0;
     end
     else begin
          z 1 \le x;
          z_2 \le z_1;
          z = 2;
          z = 2 = 3;
          z = z = 4;
          z 6 \le z 5;
     end
end
//coef mult
////0 00100100 coef 0.1429
assign mul 0 = (x
                       >> 3) + (x
                                         >> 6);
assign mul 1 = (z \ 1 \implies 3) + (z \ 1)
                                          >> 6);
assign mul 2 = (z \ 2) >> 3 + (z \ 2)
                                           >> 6);
assign mul 3 = (z \ 3 \implies 3) + (z \ 3)
                                           >> 6);
assign mul 4 = (z \ 4) >> 3 + (z \ 4)
                                           >> 6);
assign mul 5 = (z \ 5) >> 3 + (z \ 5)
                                           >> 6);
assign mul 6 = (z 6)
                      >> 3) + (z 6
                                          >> 6);
//outcome
assign y = \text{mul } 0 + \text{mul } 1 + \text{mul } 2 + \text{mul } 3 + \text{mul } 4 + \text{mul } 5 + \text{mul } 6;
endmodule
```

#### Appendix 3

#### Appendix 3.1: SystemVerilog code for sinusoidal signal generation module for Part 2

```
module DigSineGeneratorUpdate(clk, reset, handshake mag, magnitude, y);
input clk, reset;
input handshake mag;
input logic [10:0] magnitude;
output logic [9:0] y;
logic signed [10:0] y temp 1, y temp 2;
logic signed [10:0] y result, mul 1, mul 2;
logic shake save1, shake save2;
always @(posedge clk or posedge reset) begin
                         if(reset) begin
                                                 y temp 1 <= 11'b00001000101;
                                                 y temp 2 \le 11'b0;
                         end
                         else if(shake save1 ^ shake save2) begin
                                                  y temp 1 \le magnitude[10:0];
                                                 y temp 2 \le 11'b0;
                        end
                        else begin
                                                 y_{temp_1} \le y_{temp_2};
                                                 y temp 2 \le y result;
                         end
end
always @(posedge clk or posedge reset) begin
                         if(reset) begin
                                                  shake save1 \le 1'b0;
                                                  shake save2 \le 1'b0;
                        end
                        else begin
                                                  shake save1 <= handshake mag;
                                                  shake save2 <= shake save1;
                         end
end
assign\ mul\_1 = \{\{\{1\{y\_temp\_2[10]\}\}, y\_temp\_2[10:1]\} + \{\{2\{y\_temp\_2[10]\}\}, y\_temp\_2[10:2]\} + \{\{2\{y\_temp\_2[10]\}\}, y\_temp\_2[10]\} + \{\{2\{y\_temp\_2[10]\}\}, y\_temp\_2[10]\}, y\_temp\_2[10]\} + \{\{\{y\_temp\_2[10]\}\}, y\_temp\_2[10]\} + \{\{y\_temp\_2[10]\}, y\_temp\_2[10]\} + \{\{y\_temp\_2
\{\{3\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:3]\} + \{\{4\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\} + \{\{6\{y \text{ temp } 2[10]\}\}\}, y \text{ temp } 2[10:4]\}
y\_temp\_2[10:6]\} + \{ \{ 7\{y\_temp\_2[10]\} \}, y\_temp\_2[10:7] \} \} <<1;
assign mul 2 = y temp 1;
assign y result = mul 1 - mul 2;
assign y = y result + 10'd512;
endmodule
```

#### Appendix 3.2: SystemVerilog code for setting the value of the sinusoidal signal frequency for Part 2

```
module ButtonChangeClk(clk, reset, valid clk, sw34 value, switch clk);
//parameter DIV FACTOR 10Khz = 10000; // 10KHZ
input clk, reset;
input valid clk;
input logic [7:0] sw34 value;
output logic switch clk;
logic [15:0] value temp;
logic [15:0] count_clk;
//sw34 value 0-50 normal 25
always @(posedge clk or posedge reset) begin
    if (reset) begin
         value temp <= 16'd5000;
         count clk <= 16'b0;
         switch clk <= 1'b0;
    end
    else if(valid clk) begin
         value temp <= sw34 value * 50; // 50-20000
         count_clk <= 16'b0;
    end
    else begin
         if (count clk == value temp - 1) begin
              switch_clk <= ~switch_clk;</pre>
              count clk \leq 0;
         end
         else begin
              count_clk <= count_clk + 1;</pre>
         end
    end
end
```

endmodule

### Appendix 3.3: SystemVerilog code for setting the value of the sinusoidal signal magnitude for Part 2

```
module ButtonChangeMagnitude(clk, reset, valid_mag, sw12_value, switch_magnitude, handshake_mag);
//parameter NORAML = 69;
input clk, reset;
input valid mag;
input logic [7:0] sw12 value;
output logic [10:0] switch magnitude;
output logic handshake mag;
always @(posedge clk or posedge reset) begin
    if (reset) begin
         switch magnitude <= 11'd70;
         handshake mag <= 1'b0;
    end
    else if (valid mag) begin
         switch magnitude <= sw12 value; //0-126
         handshake_mag <= ~ handshake_mag;
    end
end
endmodule
```