

### **User Manual**

# FPGA Web Project

2025/03/13

v.0.4

A step-by-step user guide to getting started

Realized by the Team 1

**ALGOSUP** 

### **SUMMARY**

The website

What can you do?

......feature 1

......feature 2

..... feature 3

30 Definitions
32 Warnings
33 Q&A
34 Ressources
35 Copyrights

### The website

This website is focused on helping you teach or learn how the FPGA board system works. It combine a realistic 2D representation with a dynamic signal propagation over time. The aim is to create an interactive and intuitive platform that allow you to observe and analyze signal propagation.

For simplicity, we will represent the FPGA system with different view to understand the FPGA system through animations that symbolize signals transfers.

This includes integrating the layout resulting from the synthesis and P&R processes with timing simulation data. You can analyze using a test bench and a timing netlist, both written in Verilog.

# What can you do?

### **Subtitle**

Content

## **Definitions**

Here are the definitions of words whose meaning is important to know:

| Word       | Definition                                                                                                                                                                                                            |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FPGA       | A Field-Programmable Gate Array is an integrated circuit with basic elements and preconfigured electrical signal routes between them.                                                                                 |
| netlist    | A netlist is like a recipe for building an electronic circuit. It tells you what components you need and how to connect them together to create a functioning circuit.                                                |
| P&R        | Place and Route is the packing of the netlist component in the FPGA available BEL (Place). Then a route for signals between each BEL is selected (Route). A timing netlist is created and can be exported in Verilog. |
| test bench | A test bench is a crucial tool in the design and verification process, helping to ensure that digital circuits and systems function correctly before they are manufactured.                                           |
| Verilog    | Verilog is a language used to program a system using the FPGA layout. It use to writting instruction to the system.                                                                                                   |

| Word | Definition |
|------|------------|
|      |            |
|      |            |
|      |            |
|      |            |
|      |            |

# Warnings

### **Subtitle**

Content



Here are the most frequently asked questions:

| Questions | Answers |
|-----------|---------|
|           |         |
|           |         |
|           |         |
|           |         |
|           |         |

### Ressources

#### **How to code in Verilog?**

To have more documentation about Verilog, you can search on the following site: <a href="www.nandland.com">www.nandland.com</a> or buy "Getting Started FPGAs" from Russell Merrick

#### **What is FPGA?**

To have more information about FPGA, you can search on the following site: <a href="https://www.wikipedia.org/wiki/FPGA">www.wikipedia.org/wiki/FPGA</a>

?

.

# Copyrights

Unless explicit mention is made of intellectual property held by third parties, the content of this site is offered under the following conditions <u>Licence Etalab-2.0</u> that allows public information to be re-used free of charge. It grants users a non-exclusive and unlimited right, for commercial or non-commercial purposes, provided they mention the source and the date of update.

#### Users may:

- ✓ Copy, modify, adapt and create derived information
- Distribute, redistribute and commercially exploit the data.

They must simply cite the source and not mislead as to the origin or official status of the information.

The licence is compatible with other free licences (CC-BY, OGL, ODC-BY). It is governed by French law and does not guarantee the accuracy or continuity of the data.



The icons used for Tips, Warnings, and Informations were created by Freepik - Flaticon