# HOMEWORK #4 MLP Implementation By SystemC

Ali Alipour Fraydani 810101233 ali.alipour98@yahoo.com

Ali Alipour (Fraydani)

In this homework we try to implemented MLP by VHDL. in this project we design Datapath and Controller for every Neuron.

VHDL, Datapath, Controller, State Diagram

## I. INTRODUCTION

In this homework first we want describe Dathapath and Controller of Single Neuron in next step connected them to hidden layer, in output compare them and identify classes of iris (Setosa, Versicolor, Virginica).

#### II. DATAPATH AND CONTROLLER

### A. Datapath

Figure 2.1 show datapath of single neuron



#### Figure II:I

Datapath has two register file for store inputs and weights, next one we have two register that we called Partial register that every data that need to process goes there next one data multiply and add with bias, first one bias initial in Accumulator and after than that add with before data. Output multiplexer describe ReLu function.

# B. Controller

In this level describe a Controller Figure 2.2 shown the controller of single neuron.



Figure II:II

Controller start with Start signal, this signal have to on and off for start control, next state load data to register files and Accumulator initial with bias data first one, after than load data to Partial registers and load to Accumulator after than, increment counter if neuron doing itself duty controller issued Done, else load new value to partial register.

In this section we describe the MLP by systemC, we describe modules in VHDL into c++ file that shown in Figure 2.3.



Figure II:III

This module explain in represent, that capturing from desktop. Single Neuron included from datapath & controller that shown in Figure 2.4.

```
Datapaths, Comp Value* De_Neuron:
Controller* CTRE_Neuron:
C
```

Figure II:IV

Top\_module\_MLP include 21 Neuron, 10 Neuron for first layer, 8 Neuron for second layer and 3 Neuron for output layer, number of inputs in first layer is 4 that fully connected to Neurons of layer, therefore counter of this Neurons must be count until 4, as the same way, layer 2 count until 10 and third layer count until 3, by use of this information set parameter of Single Neurons in Top\_module\_mlp that first parameter shown number of bit from counter and second parameter shown maximum counting by counter. Figure 2.5 shown this.

```
Single_Neuron<4, 4>* Neuron_I[10];
Single_Neuron<4, 10>* Neuron_II[8];
Single_Neuron<4, 8>* Neuron_III[3];
```

Figure II:V

We use for statement in c++ for describe Neuron of layer that shown in Figure 2.6.

```
// Layer I
for (int i = 0; i < 10; i++) [ ... ]

// Layer II
for (int j = 0; j < 0; j++) [ ... ]

// Layer III
for (int k = 0; k < 3; k++) [ ... ]

SC_METHOD(assignment);
sensitive << Done_III[2] << OUTPUT_II_II[0] << OUTPUT_II_II[0] << mem[40] << Done_I[0];

SC_METHOD(serialGeneration);
```

Figure II:VI

First layer shown in Figure 2.6 that shown how describe it by for statement.

```
// Layer I
for (int i = 0; i < 10; i++)
{
    Neuron I[i] = new Single Neuron<4, 4>(("Neuron I_" + std::to_string(i)).c_str());
    Neuron I[i] = Clock(Clock);
    Neuron I[i] = Start(Start);
    Neuron_I[i] = Start(Start);
    Neuron_I[i] = Start(Start);
    Neuron_I[i] = NHVI o INPUI o);
    Neuron_I[i] = NHVI o INPUI o);
    Neuron_I[i] = NHVI o INPUI o INPUI o);
    Neuron_I[i] = NHVI o INPUI o Inpu
```

Figure II:VII

mem array take by file by format text from zero time that shown in Figure 2.8.

```
int temp;
std::ifstream fp;
fp.open("ROM_WB.txt");
for (int i = 0; i < 165; i++)
{
    fp >> temp;
    mem[i] = sc_lv<8>(temp);
}
```

Figure II:VIII

serialGeneration has a SC\_METHOD member function that run from zero time after running.

In test bench of top\_module\_mlp give test data from file that named by X\_Test\_Data.txt and apply from MLP and compare by targets that exist in Y\_Test\_Data.txt end of run show accuracy. Inputting member function shown in Figure 2.9.

```
Reset = SC_LOGIC_0;
Start = SC_LOGIC_0;
int temp_0;
int temp_0;
int temp_1;

S!::ifstream test;
test.open("X_Test_Data.txt");
for (int i = 0; i < 120; i++)
{
    test >> temp_0;
    Test_Data[i] = sc_lv<#>(temp_0);
}

S!::ifstream target;
target.open("Y_Test_Data.txt");
for (int i = 0; i < 30; i++)
{
    target >> temp_1;
    Target_Data[i] = sc_lv<#>(temp_1);
}

for (int i = 0; i < 30; i++)[....]

s!:cout << "\n"
i::cout << \n"
i::cout << \
```

Figure II:IX

Result of command line shown in Figure 2.10, accuracy get same of VHDL Homework.

```
### Microsoft Visual Valued Debug Comcole

In file: Claystemc-2.3.1\tric\sysc\datatypes\bit\sc_logic.cpp:95

In file: Claystemc-2.3.1\tric\sysc\datatypes\bit\sc_logic.cpp:95

In process: TestBench.NPL_Testing,Neuron_III_2.losthpath.Adder.Adding @ 10 ns

Nemring: (N0212) sc_logic value "X" cannot be converted to bool

In file: Claystemc-2.3.1\tric\sysc\datatypes\bit\sc_logic.cpp:95

In process: TestBench.NPL_Testing,Neuron_III_2.losthpath.Adder.Adding @ 10 ns

Nemring: (N0212) sc_logic value "X" cannot be converted to bool

In file: Claystemc-2.3.1\tric\sysc\datatypes\bit\sc_logic.cpp:95

In process: TestBench.NPL_TestIng,Neuron_III_2.losthpath.Adder.Adding @ 10 ns

Nemring: (N0212) sc_logic value "X" cannot be converted to bool

In file: Claystemc-2.3.1\tric\sysc\datatypes\bit\sc_logic.cpp:95

In process: TestBench.NPL_TestIng,Neuron_III_2.Osthpath.Adder.Adding @ 10 ns

Nemring: (N0212) sc_logic value "X" cannot be converted to bool

In file: Claystemc-2.3.1\tric\sysc\datatypes\bit\sc_logic.cpp:95

In process: TestBench.NPL_TestIng,Neuron_III_2.Osthpath.Adder.Adding @ 10 ns

Nemring: (N0212) sc_logic value "X" cannot be converted to bool

In file: Claystemc-2.3.1\tric\sysc\datatypes\bit\sc_logic.cpp:95

In process: TestBench.NPL_Testing,Neuron_III_2.Osthpath.Adder.Adding @ 10 ns

Nemring: (N0212) sc_logic value "X" cannot be converted to bool

In file: Claystemc-2.3.1\tric\sysc\datatypes\bit\sc_logic.cpp:95

In process: TestBench.NPL_Testing,Neuron_III_2.Osthpath.Adder.Adding @ 10 ns

Tris Dataset precision : Accuracy = 0.9

C:\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\Users\
```

Figure II:X

Waveform of this Homework shown in Figure 2.11.

IEEE conference templates contain guidance text for composing and formatting conference papers. Please ensure that all template text is removed from your conference paper prior to submission to the conference. Failure to remove template text from your paper may result in your paper not being published



Figure II:XI