## Lab 2: 4-bit Comparator

**Due: March 12, 2015** 

## **Objective**

To be familiar with Verilog modeling and testbench.

## **Action Items**

1. Write a Verilog module that models a 2-bit comparator and test your module using the testbench file Lab2\_1\_t.v. The I/O signals and behavior of the comparator are shown below.



You have to use the following template for your design.

```
module Lab2_1(A_lt_B, A_gt_B, A_eq_B, A1, A0, B1, B0); input A1, A0, B1, B0; output A_lt_B, A_gt_B, A_eq_B; // add your design here endmodule
```

2. Write a Verilog module that models a 4-bit comparator. The 4-bit comparator must be implemented by using two 2-bit comparators (i.e., instances of module Lab2\_1) and necessary logic gates. The I/O signals and behavior of the 4-bit comparator are shown below.



You have to use the following template for your design.

```
module Lab2_2(A_lt_B, A_gt_B, A_eq_B, A3, A2, A1, A0, B3, B2, B1, B0);
input A3, A2, A1, A0, B3, B2, B1, B0;
output A_lt_B, A_gt_B, A_eq_B;
// add your design here
endmodule
```

3. Write a testbench to test your design, module Lab2\_2. The testbench should generate all possible input combinations of the 4-bit comparator. One possible way to design the testbench is to modify Lab2\_1\_t.v.