# 1.



#### truth table:

| Α | В | С | ОИТРИТ |
|---|---|---|--------|
| 0 | 0 | 0 | 0      |
| 0 | 0 | 1 | 0      |
| 0 | 1 | 0 | 0      |
| 0 | 1 | 1 | 0      |
| 1 | 0 | 0 | 1      |
| 1 | 0 | 1 | 1      |
| 1 | 1 | 0 | 1      |
| 1 | 1 | 1 | 0      |

В.



#### truth table

| Α | В | С | ОИТРИТ |
|---|---|---|--------|
| 0 | 0 | 0 | 1      |
| 0 | 0 | 1 | 1      |
| 0 | 1 | 0 | 1      |
| 0 | 1 | 1 | 1      |
| 1 | 0 | 0 | 1      |
| 1 | 0 | 1 | 1      |
| 1 | 1 | 0 | 1      |
| 1 | 1 | 1 | 0      |

## 2.

In my opinion, the XOR gate should be implemented in  $A\overline{B}+\overline{A}B$  of course, which use 2\*2+6\*2+6=22 transistor.

emmmm . But in wiki and other ways I find it is much more ways to implement it





And in wiki I find XOR can be constructed using MOSFETs using only 6 transistor. How shocking!



b.



| S0 | <b>S1</b> | output |
|----|-----------|--------|
| 0  | 0         | A      |
| 0  | 1         | В      |
| 1  | 0         | С      |
| 1  | 1         | D      |

### 3.

infer from the completed truth entries, we can get the bleow data

A: 3 4

B: 2

C: 15

and the truth table

| Α | В | С | ОИТРИТ |
|---|---|---|--------|
| 0 | 0 | 0 | 1      |
| 0 | 0 | 1 | 1      |
| 0 | 1 | 0 | 1      |
| 0 | 1 | 1 | 1      |
| 1 | 0 | 0 | 1      |
| 1 | 0 | 1 | 0      |
| 1 | 1 | 0 | 0      |
| 1 | 1 | 1 | 0      |

#### 4.

when A is low volt.

$$D_1 = 1 * C + 0 * B = C$$
  
 $D_2 = \overline{0} = 1$ 

and when A goes from 0 to 1

$$D_1 = 0 * C + 1 * B = B$$

$$D_2 = \overline{B} * 1 = B$$

D2 circuits ouput is influenced by the last value of A while D1 is not

#### 5.

a. 3 (for input **s** propagates through one NOT, one AND and one OR gate)

b. 3\*4 = 12(from c0 to c4)

c. acually I can not find any way to reduce the delay for Z=ABCDE can not be simplized....

#### 6.

throuth the truth table, we can considered each output port of 3to8 decoded as an item of 最小项表达式.

| ABC | S | out |
|-----|---|-----|
| 000 | 0 | 0   |
| 001 | 1 | 0   |
| 010 | 1 | 0   |
| 011 | 0 | 1   |
| 100 | 1 | 0   |
| 101 | 0 | 1   |
| 110 | 0 | 1   |
| 111 | 1 | 1   |

thus we can get that  $\mathbf{s}$  = '001' + '010' + '100' + '111' ports and so it is  $\mathbf{out}$  port.

(comment: I use two 3-input OR and one 2-input OR gate instead of the 6-input gate)



## **7.**

Z=AC+AD+BD+~BC=A(C+D)+BD+~BC

| Α | В | С | D | Z |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 1 | 0 |
| 0 | 0 | 1 | 0 | 0 |
| 0 | 0 | 1 | 1 | 0 |
| 0 | 1 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 | 1 |
| 0 | 1 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 1 | 1 |
| 1 | 0 | 1 | 0 | 1 |
| 1 | 0 | 1 | 1 | 1 |
| 1 | 1 | 0 | 0 | 0 |
| 1 | 1 | 0 | 1 | 1 |
| 1 | 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 | 1 |

### 8.

#### a. truth table

| A | В | L | G | E |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 1 |
| 0 | 1 | 1 | 0 | 0 |
| 1 | 0 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 | 1 |

b. circuit

$$\begin{split} L = & \overline{A}B \\ G = & A\overline{B} \\ E = & \overline{A}\overline{B} + AB \end{split}$$



c.

output = G[3]+E[3]G[2]+E[3]E[2]G[1]+E[3]E[2]E[1]G[1]

### 9.

staute change:

000000 -> 000000 -> 100000 -> 110000 -> 111000 -> 111100 -> 111111 -> 1111111 -> 1111111 -> 1111111 -> 0111111 -> 0011111 -> 000111 -> 000001 -> 000000

 $T = 7clk\ clycle$ , so after 50 cycle the status of circuit is 50mod7 = 1 -> 100000

### 10.

#### 11.

a. truth table

2bit BCD code + 1

00: 1

01:2

10:3

11:4

| current | desired | target |
|---------|---------|--------|
| 00      | 00      | 00     |
| 00      | 01      | 00     |
| 00      | 10      | 10     |
| 00      | 11      | 11     |
| 01      | 00      | 10     |
| 01      | 01      | 10     |
| 01      | 10      | 10     |
| 01      | 11      | 11     |
| 10      | 00      | 00     |
| 10      | 01      | 10     |
| 10      | 10      | 10     |
| 10      | 11      | 10     |
| 11      | 00      | 00     |
| 11      | 01      | 01     |
| 11      | 10      | 10     |
| 11      | 11      | 11     |

b.

input data : current floor (stored in 2 bit) . . . . . . . c[1:0] desired floor (sored in 2 bit) . . . . . . . . d[1:0]

output data: target floor

FSM:

 $S = C[0:1] \times OR d[0:1]$   $Yeset S as C \times ORd$  S[1] target = d[0:1] target = C[0:1]