## A Step-Up Switched-Capacitor Multilevel Inverter With Self-Voltage Balancing



# A Step-Up Switched-Capacitor Multilevel Inverter With Self-Voltage Balancing

Yuanmao Ye, K. W. E. Cheng, Senior Member, IEEE, Junfeng Liu, and Kai Ding

Abstract—The objective of this paper is to propose a new inverter topology for a multilevel voltage output. This topology is designed based on a switched capacitor (SC) technique, and the number of output levels is determined by the number of SC cells. Only one dc voltage source is needed, and the problem of capacitor voltage balancing is avoided as well. This structure is not only very simple and easy to be extended to a higher level, but also its gate driver circuits are simplified because the number of active switches is reduced. The operational principle of this inverter and the targeted modulation strategies are presented, and power losses are investigated. Finally, the performance of the proposed multilevel inverter is evaluated with the experimental results of an 11-level prototype inverter.

Index Terms—H-bridge, multilevel inverter, selective harmonic elimination (SHE), sinusoidal pulsewidth modulation (SPWM), switched capacitor (SC).

#### I. Introduction

ITH THE increasing higher power quality requirements for numerous industrial applications and renewable energy sources such as photovoltaic, wind, and fuel cells, classical three-level inverters have difficulty in meeting these requirements of clean nonpolluted sinusoidal waveforms and a minimal distortion factor. As a result, multilevel inverters have been introduced as an alternative in high power quality situations. For several attractive features, such as near-sinusoidal staircase output voltage waveforms, reduced dv/dt stress, operating with a lower switching frequency stress, etc. [1], multilevel inverters, as an alternative solution, have been receiving much attention. As a result, many different topologies and a wide variety of control strategies have been proposed [2].

Conventionally, multilevel inverter topologies can be divided into three categories, i.e., neutral-point-clamped inverters [3], flying capacitors [4], and the H-bridge cascade [5]–[9]. In many industrial applications, these inverters have been playing very important roles in terms of high-quality ac supplies and

Manuscript received March 6, 2013; revised July 19, 2013 and November 12, 2013; accepted January 14, 2014. Date of publication March 27, 2014; date of current version September 12, 2014. This work was supported by the Research Grants Council of Hong Kong under RGC Project PolyU5133/10E.

Y. Ye and J. Liu are with the Department of Electrical Engineering, Faculty of Engineering, Hong Kong Polytechnic University, Kowloon, Hong Kong (e-mail: yuanmao.ye@connect.polyu.hk; jf.liu@connect.polyu.hk).

K. W. E. Cheng and K. Ding are with the Power Electronics Research Centre, Department of Electrical Engineering, Faculty of Engineering, Hong Kong Polytechnic University, Kowloon, Hong Kong (e-mail: eeecheng@polyu.edu.hk; eekding@polyu.edu.hk).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TIE.2014.2314052

motor drivers because of their good performance [10], [11]. However, their drawbacks are also apparent. For instance, multiple separated voltage sources are required for the H-bridge cascade topology [2], [6]–[9]. In addition, the problem of voltage balancing among dc-link series capacitors exists in both neutral-point-clamped and capacitor-clamped inverters [12]–[14].

In recent years, numerous new multilevel inverter topologies that cannot be attributed to the traditional three classifications aforementioned have been reported in [2] and [15]–[21]. Specifically, multiple submultilevel converter units and fullbridge converters are employed in the new multilevel inverter topology [15]. In [16], a simple topology is proposed, but multiple separated dc voltage sources are still required. The coupled-inductor technique used in multilevel inverters was introduced in [2] and [17]. The structures are simplified, but it is difficult to expand this technique to higher level applications. In [18], [20], and [21], novel topologies based on switched capacitor (SC) [22] and boost techniques were presented, but their numbers of output voltage levels are limited at 13, 7, and 5, respectively. In contrast, the multilevel topology introduced in [19] can be extended to higher levels. However, the use of a large number of active switches increases the cost and component counts in terms of gate driver circuits and the overall system.

Based on the SC technique that has been applied in many applications [23], a novel multilevel inverter topology connecting a multilevel dc–dc converter and a full bridge is presented in this paper. With the proposed topology, only one dc voltage source is required, and many other problems, such as voltage balancing, numerous active switches, and complex gate driver circuits, are avoided. The dc–dc conversion section is the key point of the whole topology, which is designed by connecting multiple SC cells. Each SC cell consists of a capacitor, an active switch, and two diodes. Consequently, the output voltage levels of the proposed inverter could be flexibly varied by employing different numbers of SC cells.

#### II. CIRCUIT DESCRIPTION AND STATE ANALYSIS

The proposed multilevel inverter is cascaded by a dc-dc multilevel converter and a full bridge, as shown in Fig. 1. For its dc-dc converter section that consists of the number of n SC cells, it is capable of providing the number of n+1 voltage levels according to different switching states. With the operation of the H-bridge, a total of 2n+3 voltage levels can be produced, i.e.,  $0, \pm V_{\rm in}, \pm 2V_{\rm in}, \ldots, \pm (n+1)V_{\rm in}$ . Without



Fig. 1. Topology of the proposed multilevel inverter.

loss of generality, the following assumptions have been made for analysis.

- 1) The values of all SCs  $C_i$  are large enough, and the voltage ripples across them are negligible.
- 2) All the switching devices are ideal, i.e., no ON-state voltage drop and on-resistance.
- 3) Input power source  $V_{\rm in}$  is ideal, i.e., it is constant and there is no series impedance.

#### A. Zero-Level Output

When switch  $Q_0$  is turned ON while  $Q_i (i=1,2,\ldots,n)$  is OFF, all SCs  $C_i$  are charged by input power source  $V_{\rm in}$  through diodes  $D_i$  and  $D_i'$ , as shown in Fig. 2(a). For the H-bridge, only switch  $S_1$  is turned ON, whereas the others are OFF. There is no voltage developed for the load. The output voltage is therefore equal to zero. Output current  $i_O$  can be freewheeling through  $S_1$  and the bypass diode of  $S_3$  when the load is not pure resistance. There is also another zero level that can be produced by turning ON  $S_2$  while the other switches are OFF.

#### B. Level of $\pm V_{\rm in}$ Output

For the dc–dc conversion section, its operating state is the same as that for the zero-level state aforementioned, i.e.,  $Q_0$  maintains the ON-state while the other switches are OFF. The voltages across capacitors  $C_i$  are eventually equal to input voltage  $V_{\rm in}$ , i.e.,  $V_{C_i} = V_{\rm in}$   $(i=1,2,\ldots,n)$ . For the H-bridge, switches  $S_1$  and  $S_4$  are turned ON simultaneously, whereas  $S_2$  and  $S_3$  maintain the OFF-state. Voltage  $V_{\rm in}$  is developed by the input power directly to the load, as shown in Fig. 2(b). Similarly, the level of  $-V_{\rm in}$  can be developed by turning ON switches  $S_2$  and  $S_3$ , whereas  $S_1$  and  $S_4$  are OFF.

#### C. Level of $\pm i \times V_{\rm in}$ Output

When switch  $Q_0$  is turned OFF, voltage level  $i \times V_{\rm in}$  can be developed in the dc–dc conversion section by turning ON switches  $Q_1 - Q_{i-1}$   $(i=2,3,\ldots,n)$ , whereas  $Q_i - Q_n$  are OFF. In this case, capacitors  $C_1 - C_{i-1}$  are connected in series with



Fig. 2. Working states for the proposed inverter. (a) Zero-level output. (b) Level of the  $V_{\rm in}$  output. (c) Level of the  $i \times V_{\rm in}$  output. (d) Level of the  $nV_{\rm in}$  output. (e) Level of the  $(n+1)V_{\rm in}$  output.

input source  $V_{\rm in}$ , and the total voltage level, i.e.,  $V_{\rm in}+V_{C_1}+\cdots+V_{C_{i-1}}$ , is produced. Based on the aforementioned assumption, the voltages across all capacitors are the same as input voltage  $V_{\rm in}$ . This total voltage level is therefore equal to  $i\times V_{\rm in}$ . With the operation of the full bridge, this voltage level can be developed to the load by turning ON  $S_1$  and  $S_4$ , whereas  $S_2$  and  $S_3$  are OFF, as shown in Fig. 2(c). The level of  $-i\times V_{\rm in}$  can be also provided to the load by controlling the full bridge in a reverse manner. In particular, when i=n, the output level is equal to  $\pm nV_{\rm in}$ , as shown in Fig. 2(d).

#### D. Level of $\pm (n+1)V_{in}$ Output

For the dc–dc section, the highest voltage level  $(n+1)V_{\rm in}$  can be obtained by connecting all capacitors  $C_i$  in series with input  $V_{\rm in}$  when switches  $Q_1$ – $Q_n$  are all turned ON, whereas  $Q_0$  maintains the OFF-state, as shown in Fig. 2(e). Based on the aforementioned analysis, the positive and negative levels, i.e.,  $\pm (n+1)V_{\rm in}$ , can be generated by turning ON  $S_1$  and  $S_4$  or  $S_2$  and  $S_3$ .

Based on the aforementioned analysis, the combinations of the working states of the proposed multilevel inverter can be concluded, as shown in Table I. It is shown that there are 2n + 4

| No. of             | Switching states |   |     |   |     |   |                |   | Output |   |                                       |
|--------------------|------------------|---|-----|---|-----|---|----------------|---|--------|---|---------------------------------------|
| states             | $Q_0 \sim Q_n$   |   |     |   |     |   | $S_1 \sim S_4$ |   |        |   | levels                                |
| 1                  | 0                | 1 | 1   | 1 | 1   | 1 | 1              | 0 | 0      | 1 | $+(n+1)V_{in}$                        |
| 2                  | 0                | 1 | 1   | 1 | 1   | 0 | 1              | 0 | 0      | 1 | $+n \times V_{in}$                    |
| :                  | 0                | 1 | 1   | 1 | ••• | 0 | 1              | 0 | 0      | 1 |                                       |
| n-i+1              | 0                | 1 | 1   | 1 | 0   | 0 | 1              | 0 | 0      | 1 | $+(i+1)V_{in}$                        |
| n-i+2              | 0                | 1 | 1   | 0 | 0   | 0 | 1              | 0 | 0      | 1 | $+i \times V_{in}$                    |
| :                  | 0                | 1 | ••• | 0 | 0   | 0 | 1              | 0 | 0      | 1 | :                                     |
| n                  | 0                | 1 | 0   | 0 | 0   | 0 | 1              | 0 | 0      | 1 | $+2V_{in}$                            |
| n+1                | 1                | 0 | 0   | 0 | 0   | 0 | 1              | 0 | 0      | 1 | $+V_{in}$                             |
| n+2                | 1                | 0 | 0   | 0 | 0   | 0 | 1              | 0 | 0      | 0 | 0                                     |
| n+3                | 1                | 0 | 0   | 0 | 0   | 0 | 0              | 1 | 0      | 0 |                                       |
| n+4                | 1                | 0 | 0   | 0 | 0   | 0 | 0              | 1 | 1      | 0 | -V <sub>in</sub><br>-2V <sub>in</sub> |
| n+5                | 0                | 1 | 0   | 0 | 0   | 0 | 0              | 1 | 1      | 0 | -2V <sub>in</sub>                     |
| :                  | 0                | 1 |     | 0 | 0   | 0 | 0              | 1 | 1      | 0 | :                                     |
| $\overline{n+i+3}$ | 0                | 1 | 1   | 0 | 0   | 0 | 0              | 1 | 1      | 0 | $-i \times V_{in}$                    |
| n+i+4              | 0                | 1 | 1   | 1 | 0   | 0 | 0              | 1 | 1      | 0 | $-(i+1)V_{in}$                        |
| :                  | 0                | 1 | 1   | 1 | ••• | 0 | 0              | 1 | 1      | 0 | :                                     |
| 2n+3               | 0                | 1 | 1   | 1 | 1   | 0 | 0              | 1 | 1      | 0 | $-n \times V_{in}$                    |
| 2n+4               | 0                | 1 | 1   | 1 | 1   | 1 | 0              | 1 | 1      | 0 | $-(n+1)V_{in}$                        |

 ${\it TABLE \ I}$  Combination of the Working States for the Proposed Inverter

working states corresponding to 2n+3 different output voltage levels, including two zero-level states. Consequently, controlled by appropriate modulation strategies, the proposed topology could operate as a (2n+3)-level inverter. When the inverter alternatively operates in two adjacent states, there are only one or two switch states that need to be changed. In addition, the numbers of capacitors and active switches required in the inverter are n and n+5, respectively.

#### III. MODULATION STRATEGIES

A variety of modulation strategies have been used in multilevel inverters to synthesize the output voltage as close as possible to the sinusoidal waveform. These modulation methods can be classified into two main categories according to the switching frequency [1], i.e., the high-frequency modulation (HFM) and the fundamental frequency modulation (FFM).

#### A. HFM for the Proposed Inverter

For the HFM methods, there are many commutations for the power switches in one period of the fundamental output voltage. The HFM can be further divided into several specific modulation methods, of which a very popular method is the multilevel carrier-based sinusoidal pulsewidth modulation (SPWM) [24], [25]. Therefore, this method will be introduced to control the proposed inverter and is discussed as follows.

For the proposed (2n+3)-level inverter, 2n+2 triangular carriers are needed. The carriers have the same peak-to-peak amplitude  $A_C$  and the same frequency  $f_C$ . The modulating signal is a sinusoidal waveform with frequency  $f_S$  and amplitude  $A_S$ . During each period of the fundamental cycle, each carrier is compared with the modulating signal, and the results of the comparison are used to control the corresponding active switches, as shown in Fig. 3, in which



Fig. 3. Multicarrier logic modulating circuit for the proposed inverter.

 $\pm e_0, \pm e_1, \dots, \pm e_i, \dots, \pm e_n$  are carriers, and  $e_s$  is the modulating signal. All of them can be mathematically described as

$$e_S = A_S \sin(2\pi f_S t) \tag{1}$$

$$e_{0} = \begin{cases} 2A_{C}f_{C}\left(t - \frac{k-1}{f_{C}}\right), & \frac{k-1}{f_{C}} < t \leq \frac{2k-1}{2f_{C}} \\ A_{C}\left[1 - 2f_{C}\left(t - \frac{2k-1}{2f_{C}}\right)\right], & \frac{2k-1}{2f_{C}} < t \leq \frac{k}{f_{C}} \end{cases}$$
(2)

$$\begin{cases}
e_i = i * A_C + e_0 \\
i = 1, 2, \dots, n
\end{cases}$$
(3)

where k is the number of triangle waves. It is a natural number and ranged from 1 to infinity.

Amplitude modulation index  $M_a$  and frequency ratio  $M_f$  are therefore defined, respectively, as

$$M_a = \frac{A_S}{(n+1)A_C} \tag{4}$$

$$M_f = \frac{f_C}{f_S}. (5)$$

#### B. FFM for the Proposed Inverter

For the FFM methods, a staircase voltage waveform is generated by connecting different numbers of capacitor sources to the output terminal and with only one or two commutations of active switches during one cycle of the fundamental output voltage. A representative of this family is the selective harmonic elimination (SHE) method [26]. It was also introduced to modulate the proposed inverter to output a staircase voltage.

For a staircase waveform with z steps, its Fourier transform can be expressed as

$$v(\omega t) = \frac{4V_{\text{in}}}{\pi} \sum_{k} \left[ \cos(k\theta_1) + \cos(k\theta_2) + \dots + \cos(k\theta_Z) \right] \times \frac{\sin(k\omega t)}{k}$$
 (6)

where  $k = 1, 3, 5, 7, \ldots$  are odd numbers.  $\theta_1$ ,  $\theta_2$  to  $\theta_Z$  are the conducting angles for each step of the staircase waveform.



Fig. 4. Eleven-level staircase waveform.

The fundamental content and its maximum attainable amplitude can be therefore derived as

$$v_1(\omega t) = \frac{4V_{\text{in}}}{\pi} \left[ \cos(\theta_1) + \cos(\theta_2) + \dots + \cos(\theta_Z) \right] \sin(\omega t)$$

$$V_{1_{\max}} = \frac{4z}{\pi} V_{\text{in}}.$$
 (8)

The main idea of the SHE method is to choose the appropriate conduction angles  $\theta_1$ – $\theta_Z$  to make the Fourier coefficients of the selected harmonics equal to zero, i.e.,

$$\cos(m\theta_1) + \cos(m\theta_2) + \dots + \cos(m\theta_Z) = 0 \tag{9}$$

where m is the number of the selected harmonics.

Taking into account amplitude modulation index  $M_a'$ , which is defined as  $V_1^*/V_{1_{\rm max}}$ , where  $V_1^*$  is the desired amplitude of the output voltage and is determined by the values of conducting angles  $\theta_1$ ,  $\theta_2$  to  $\theta_Z$ , there are z-1 high harmonics that could be chosen to be eliminated, i.e., m has z-1 different values. Taking the 11-level staircase waveform as an example, as shown in Fig. 4, there are five steps. The 5th, 7th, 11th, and 13th harmonics can be chosen to be eliminated, and the values of the conducting angles can be decided by

$$\cos(\theta_{1}) + \cos(\theta_{2}) + \cos(\theta_{3}) + \cos(\theta_{4}) + \cos(\theta_{5}) = 5M'_{a} \tag{10} 
\begin{cases}
\cos(5\theta_{1}) + \cos(5\theta_{2}) + \cos(5\theta_{3}) + \cos(5\theta_{4}) + \cos(5\theta_{5}) = 0 \\
\cos(7\theta_{1}) + \cos(7\theta_{2}) + \cos(7\theta_{3}) + \cos(7\theta_{4}) + \cos(7\theta_{5}) = 0 \\
\cos(11\theta_{1}) + \cos(11\theta_{2}) + \cos(11\theta_{3}) + \cos(11\theta_{4}) + \cos(11\theta_{5}) = 0 \\
\cos(13\theta_{1}) + \cos(13\theta_{2}) + \cos(13\theta_{3}) + \cos(13\theta_{4}) + \cos(13\theta_{5}) = 0.
\end{cases}$$

For different values of amplitude modulation index  $M_a'$ , there are different combinations of values for conducting angles  $\theta_1$ ,  $\theta_2$  to  $\theta_Z$ .

The SHE method can be also implemented by using multiple carriers  $\pm e_0,\ \pm e_1,\dots,\pm e_{z-1}$  and a sinusoidal modulating signal  $e_S.$  In particular, the carriers are no longer triangular signals but multiple constant dc signals with different levels. Their levels can be calculated by the sinusoidal modulating signal and conducting angles  $\theta_1,\ \theta_2$  to  $\theta_Z.$  The specific relationships are given as

$$\begin{cases} e_{i-1} = A_S \sin \theta_i \\ i = 1, 2, \dots, z \end{cases}$$
 (12)

where  $A_S$  is the amplitude of the modulating signal.



Fig. 5. Idealized modulation waveforms of the SHE modulation logic circuit.

In this case, the SHE modulation circuit of the proposed inverter is the same as that used for the SPWM method, as shown in Fig. 3. In addition, the idealized modulation waveforms are shown in Fig. 5.

With the same modulation logic circuit, it means that the proposed inverter can operate at both the high switching frequency mode with the PWM output voltage waveform and the fundamental switching frequency mode with the staircase output voltage waveform. The only difference is that the carriers are high-frequency triangular signals or constant dc signals.

#### IV. VOLTAGE RIPPLES AND POWER LOSS ANALYSIS

#### A. Voltage Ripples of Capacitors

For the SCs in the proposed inverter, they provide voltage and current to the load simultaneously. Their voltage levels are mainly determined by input voltage  $V_{\rm in}$  and is basically equal to  $V_{\rm in}$ . However, they are also influenced by output current  $i_O$ , and the voltage ripples across the capacitors are unavoidable. For different capacitors, the voltage ripples are different because the discharging periods are not the same and the output current varies along with time.

In detail, the discharging period of capacitor  $C_i$   $(i=1,2,\ldots,n)$  starts when switch  $Q_i$  is turned ON and ends when  $Q_i$  is turned OFF. The voltage ripple  $\Delta V_i$  across the capacitor can be therefore expressed as

$$\Delta V_i = \frac{1}{C_i} \int_{t_{i-1}}^{t_{i-2}} i_O dt \tag{13}$$

where  $t_{i\_1}$  and  $t_{i\_2}$  are the start and end times of the discharging duration, respectively. Their values are not the same for the different modulation strategies.

For the SHE method, in each half-period of the fundamental frequency, the discharging period of capacitors  $C_i$  is from  $\theta_{i+1}$  to  $\pi - \theta_{i+1}$ , where  $\theta_{i+1}$  is the conducting angle of switch  $Q_i$ . The voltage ripple can be therefore further expressed as

$$\Delta V_i' = \frac{1}{2\pi f_S C_i} \int_{\theta_{i+1}}^{\pi-\theta_{i+1}} i_O d(\omega t)$$
 (14)



Fig. 6. (a) Equivalent charging circuit and (b) discharging circuit for the proposed inverter.

where  $f_S$  is the fundamental frequency, and  $\omega$  is the corresponding angular frequency. For the pure resistance load, the output current is also a staircase waveform, and charge amount  $\Delta Q_i$  flowing out capacitors  $C_i$  during the discharging period can be therefore approximately calculated by

$$\Delta Q_i \approx \frac{V_{\text{in}}}{2\pi f_S R} \sum_{a=i}^{n} (\pi - 2\theta_{a+1})(a+1)$$
 (15)

where R is the value of the pure resistance load. The voltage ripple can be therefore further derived as

$$\Delta V_i'' \approx \frac{V_{\text{in}}}{2\pi f_S R C_i} \sum_{a=i}^{n} (\pi - 2\theta_{a+1})(a+1).$$
 (16)

It is shown in both (13) and (14) that the voltage ripple is inversely proportional to the capacitance and proportional to the output current. It means that the larger the switched capacitance, the stronger the load capacity is. Practically, the values of the capacitors should be determined by the design requirements of the maximum output current and the minimum voltage ripples.

#### B. Conduction Loss Analysis

When switch  $Q_0$  is turned ON, capacitor  $C_i$  is charged by  $V_{\rm in}$  through  $D_i$  and  $D_i'$ , as shown in Fig. 6(a), where  $V_{Fi}$  and  $r_i$  are the forward voltage drop and internal resistance of pair diodes  $D_i$  and  $D_i'$ , i.e.,  $V_{Fi} = V_{D_i} + V_{D_i'}$ , and  $r_i = r_{D_i} + r_{D_i'}$ ;  $r_{Q_{0_i}}$  is the equivalent resistance of the ON-resistance of  $Q_0$  for this charging path; and  $S_0$  is the equivalent series resistance of  $C_i$ . There are n similar charging paths operated in a parallel manner, and they share the common switch  $Q_0$  and power source  $V_{\rm in}$ . Equivalent resistance  $r_{Q_{0_i}}$ , therefore, can be approximately equal to  $r_{Q_0}$ . The maximum current flowing through the diodes and the charging switch  $Q_0$  can be therefore expressed as

$$\begin{cases}
I_{D_{i_{-}\max}} = I_{D'_{i_{-}\max}} = \frac{\Delta V_{C_{i}}}{r_{i} + nr_{Q_{0}} + \text{ESR}_{i}} \\
I_{Q_{0_{-}\max}} = \sum_{i=1}^{n} \frac{\Delta V_{C_{i}}}{r_{i} + nr_{Q_{0}} + \text{ESR}_{i}}.
\end{cases}$$
(17)

The energy profile for each SC cell over one charging cycle can be expressed as

$$\begin{cases} E_{\text{in}(C_i)} = C_i V_{\text{in}} \Delta V_i \\ E_{C_i} = C_i (V_{\text{in}} - V_{F_i}) \Delta V_i - \frac{1}{2} C_i \Delta V_i^2 \\ \Delta E_{C_i} = E_{\text{in}(C_i)} - E_{C_i}. \end{cases}$$
(18)

The total conduction losses of all SC cells caused in the charging processes can be therefore derived as

$$P_{\text{loss\_chr}} = \frac{f_{Q_0}}{2} \sum_{i=1}^{n} C_i (2V_{Fi} + \Delta V_i) \Delta V_i$$
 (19)

where  $f_{Q_0}$  is the switching frequency of switch  $Q_0$ . It is double fundamental frequency  $f_S$  for the SHE modulation method, i.e.,  $f_{Q_0} = 2f_S$ . It could be seen that the larger voltage ripple will cause more power losses in the charging duration. According to (13), however, the lower voltage ripple can be produced by employing larger SCs and, then, results in less power losses.

During the discharging process, in different states, varied numbers of capacitors are connected in series with  $V_{\rm in}$  to provide the different voltage levels to load R, as shown in Fig. 6(b), where  $C_S$  is the equivalent capacitance of the discharging path, and  ${\rm ESR}_S$  is its equivalent series resistance. Only one diode  $D_i$  with voltage drop  $V_{D_i}$  and internal resistance  $r_{D_i}$  appears in the discharging loop.  $r_{QS}$  is the ON-resistance of all switches  $Q_i$  connected in the path, which is varied from 0 to  $r_{Q_1}+r_{Q_2}+\cdots+r_{Q_n}$  corresponding to the output voltage varied from  $\pm V_{\rm in}$  to  $\pm (n+1)V_{\rm in}$ .  $r_S$  is the ON-resistance of each switch for the H-bridge. The instantaneous conduction loss of the discharging loop is expressed as

$$P_{\text{loss\_disr}} = (\text{ESR}_S + r_{D_i} + 2r_S + r_{QS}) \times \left(\frac{V_{\text{in}} + V_{Cs} - V_{D_i}}{R + \text{ESR}_S + r_{D_i} + 2r_S + r_{QS}}\right)^2. \quad (20)$$

For the SHE modulation method, the average conduction loss of the discharging path can be approximately calculated by

$$P'_{\text{loss\_disr}} \approx \frac{2f_S}{\pi} \sum_{i=1}^{n+1} (\theta_{i+1} - \theta_i) (2r_S + r_{D_i} + \text{ESR}_{S_i} + r_{QS_i}) \times \left( \frac{i * V_{\text{in}} - V_{D_i}}{R + 2r_S + r_{D_i} + \text{ESR}_{S_i} + r_{QS_i}} \right)^2$$
(21)

where 
$$\mathrm{ESR}_{S_1}=0$$
, and  $\mathrm{ESR}_{S_i}=\sum_{k=1}^{i-1}\mathrm{ESR}_k;\ r_{QS_1}=0$ , and  $r_{QS_i}=\sum_{k=1}^{i-1}r_{Q_k};$  and  $r_{D(n+1)}=0,\ V_{D(n+1)}=0,$  and

 $\theta_{n+2}=\pi/2$ . It could be seen from the aforementioned analysis that, in order to reduce the power loss caused in the discharging process, the power switches with smaller ON-resistance, the diodes with a lower voltage drop, and the capacitors with smaller ESR are our priority to be worked on.

#### C. Switching Losses and Switch Stress Analysis

The switching losses can be calculated by considering the charging and discharging processes of the output capacitance of switches [27]. When the transistor is turned OFF, parasitic capacitor  $C_T$  is charged, and its voltage increases from nearly zero to  $V_T$ , which is subject to the maximum voltage stress of the transistor. Then, the transistor is turned ON, and the output capacitor is shorted out. Its voltage falls back to nearly zero. Considering the whole switching cycle, if the voltage stress does not oscillate but may be varied during the OFF-state, the

TABLE II Comparison of the Proposed Topology With the Inverters Suggested in [15] and [19] for the (2n+3)-Level Output

| Comparing items    | Fig. 1 in [19] | Fig. 4 in [15] | Proposed   |
|--------------------|----------------|----------------|------------|
| Capacitors         | n              | n+1            | n          |
| Balancing circuits | No need        | Need           | No need    |
| Active switches    | 3n+4           | 2(n+1)+4       | n+5        |
| Diodes             | 0              | 0              | 2n         |
| H-bridge's stress  | $(n+1)V_C$     | $(n+1)V_C$     | $(n+1)V_C$ |

switching power loss of the transistor during one switching cycle can be expressed as

$$E_{T \text{ loss}} = C_T V_T^2 \tag{22}$$

which results in the switching power loss in the transistor, i.e.,

$$P_{T \text{ loss}} = f_T C_T V_T^2 \tag{23}$$

where  $f_T$  is the switching frequency of the transistor.

For the proposed inverter with the SHE modulation, the switching frequency is the same as fundamental frequency  $f_S$  for each transistor  $S_i$  in the H-bridge and  $2f_S$  for other switches  $Q_0 - Q_n$ . Ignoring the voltage ripple across SC  $C_i$ , the maximum voltage stresses are  $(n+1)V_{\rm in}$  for the OFF-transistors  $S_1 - S_4$ ,  $nV_{\rm in}$  for  $Q_0$ , and  $V_{\rm in}$  for  $Q_i$   $(i=1,2,\ldots,n)$ . The total switching losses of the proposed inverter can be therefore calculated by

$$P_{\text{loss\_sw}} = f_S V_{\text{in}}^2 \left[ 2n^2 C_{Q_0} + 2\sum_{i=1}^n C_{Q_i} + (n+1)^2 \sum_{j=1}^4 C_{S_j} \right]$$
(24)

where  $C_{Q_0}$ ,  $C_{Q_i}$ , and  $C_{S_j}$  are the output capacitance values of transistors  $Q_0$ ,  $Q_i$ , and  $S_j$ , respectively.

Additionally, all OFF-diodes  $D_i$  and  $D_i'$  suffer from the maximum voltage stress when all transistors  $Q_i$  are turned ON. Similarly, ignoring the voltage ripple across SC  $C_i$ , the values of the  $(n-i+1)V_{\rm in}$  and  $(i-1)V_{\rm in}$  voltage stresses are developed across diodes  $D_i$  and  $D_i'$ , respectively.

### V. COMPARISON OF THE PROPOSED TOPOLOGY WITH TOPOLOGIES SUGGESTED IN [15] AND [18]–[21]

To compare the proposed topology with the topologies suggested in [15] and [19], the main circuit characteristics of the three topologies with the same number of output levels 2n+3are concluded in Table II. It shows that the number of capacitors required in the inverter in [15, Fig. 4] is more than that of the two other topologies. In addition, the auxiliary circuits need to be added to solve the problem of voltage unbalance. In contrast, the capacitor voltages in the inverter in [19, Fig. 1] and the proposed inverter are both automatically balanced during the charging process. For the number of switches, no diode is employed in the two existing topologies in [15] and [19], but the number of 2n diodes is required in the proposed inverter. However, the least active switches and gate driver circuits are needed in the proposed inverter. Additionally, the three compared inverters are all simply developed by a cascade of a multilevel dc-dc converter and an H-bridge. The switch stresses for the four transistors of the bridge in the three topologies are

TABLE III
SPECIFICATION AND COMPONENTS OF THE 11-LEVEL INVERTER

| Input Voltage (V <sub>in</sub> )                                                    | 36VDC       |
|-------------------------------------------------------------------------------------|-------------|
| Output Voltage Frequency                                                            | 400 Hz      |
| $C_1$ , $C_2$ , $C_3$ , $C_4$ (Electrolytic Capacitor)                              | 4700μF      |
| Q <sub>1</sub> ,Q <sub>2</sub> , Q <sub>3</sub> , Q <sub>4</sub> (N-channel MOSFET) | IRFI540N    |
| $S_1, S_2, S_3, S_4$ (N-channel MOSFET)                                             | FDPF33N25T  |
| $Q_{\theta}$ (N-channel MOSFET)                                                     | IRFB4227PBF |
| $D_1$ , $D_2$ , $D_3$ , $D_4$ (Schottky Diode)                                      | MBR20150CT  |
| $D_1$ ', $D_2$ ', $D_3$ ', $D_4$ ' (Schottky Diode)                                 | MBR20150CT  |
| Rated Power                                                                         | 300 W       |

all the same as the maximum voltage level provided by their dc conversion sections.

Similar to the topologies presented in [18], [20], and [21], the capacity of the proposed inverter with an inductive load is limited. Specifically, in [18], [20], and [21], the phase difference  $\Phi$  between output voltage  $v_O$  and output current  $i_O$  cannot be larger than  $\theta_1$ , i.e.,  $\Phi < \theta_1$ , where the definition of  $\theta_1$  is the same as that in Fig. 4. This is because voltage levels  $\pm V_C$  is provided to the output terminal through the diodes and there is no freewheeling circuit. In the proposed inverter, output voltage levels  $\pm V_{\rm in}$  is also provided through diode  $D_1$ . However, there is a freewheeling circuit  $C_1 - D_1' - Q_0$  existing. The phase difference  $\Phi$  for the proposed inverter can be therefore larger than  $\theta_1$  but must be smaller than  $\theta_2$  because switch  $Q_0$  is turned OFF when  $\pm 2V_{\rm in}$  output levels need to be provided. Hence, the proposed inverter is capable of operating with the inductive load, but the impedance angle  $\Phi$  of the load cannot be larger than  $\theta_2$ .

#### VI. EXPERIMENTAL RESULTS

In order to verify the feasibility of the proposed multilevel inverter topology and evaluate its performance with the corresponding modulation methods, the proposed 11-level multilevel inverter prototype is built. In addition, the design parameters are listed in Table III. Verification tests, including the HFM test, the FFM test, and the test for different output frequencies, are implemented on the prototype. The results are analyzed as follows.

#### A. Results for HFM

There are eight triangular carriers with a frequency of 40 kHz and one sinusoidal modulating signal with a frequency of 400 Hz used to control the prototype circuit. The modulation logic is shown in Fig. 4. When the load is a pure resistor with a value of 48  $\Omega$  and amplitude modulation index  $M_a$  is set to 0.95 according to (4), the output voltage and current are shown in Fig. 7(a). The frequency is 400 Hz, which is the same as the frequency of the modulating signal. The RMS of the output voltage is 110 V, which is lower than the mathematical value of 121 V. This is mainly caused by the voltage drop of the switching devices and the power losses caused in the charging and discharging processes. The measured efficiency is 89.2%. In addition, the fast-Fourier-transform-analyzed results are given in Fig. 7(b) and (c). It is shown in Fig. 7(b) that the higher harmonics are mainly concentrated in a switching



Fig. 7. Experimental results of HFM for the 11-level inverter. (a) Waveforms of the output voltage and current. (b) and (c) Frequency spectrum of the output voltage.

frequency of 40 kHz. The lower frequency spectrum is shown in Fig. 7(c). It depicts that there is a little amount of the seventh and ninth harmonics.

#### B. Results for FFM

With the same modulation logic and drive circuit that were used for the aforementioned HFM and the modulating signal still being a sinusoidal signal with a frequency of 400 Hz and amplitude  $A_S$ , the eight triangular carriers have been replaced by eight constant dc signals whose level is set according to (12), and the 11-level inverter prototype operates in the fundamental frequency switching mode and outputs a staircase voltage waveform. When the load is still a 48- $\Omega$  pure resistor and amplitude modulation index  $M_a'$  is set to 0.8, the output voltage and current waveforms are obtained, as shown in Fig. 8(a). The frequency is 400 Hz, which is also the same as desired. The RMS of the output voltage is 121 V, which is slightly lower than



Fig. 8. Experimental results of HFM for the 11-level inverter. (a) Waveforms of the output voltage and current. (b) Frequency spectrum of the output voltage.



Fig. 9. Experimental results of HFM with an inductive load.

the mathematical value of 129.7 V, and the cause is the same as that in the aforementioned HFM. The measured efficiency is 91.6%. Although the waveforms are staircase rather than fully sinusoidal, the frequency spectrum for the output voltage waveform is very well, as shown in Fig. 8(b). It shows that only very small amounts of the 9th, 15th, and 17th harmonics appeared.

With the same test conditions but with the pure load replaced by a series-connected RL load ( $R=103~\Omega; L=10~\text{mH}$ ), the output voltage and current waveforms are shown in Fig. 9. The RMS of the output voltage is 125 V, and the measured efficiency is 92.9%. It is shown that the voltage waveform is basically the same as that for the pure resistance load, but the current is closer to the sinusoidal waveform but with a slight time delay. It indicates that the inverter prototype has good performance for the inductive load with a small impedance angle  $\Phi$ .



Fig. 10. Experimental results of the 11-level inverter with fundamental frequencies of (a) 1 kHz and (b) 50 Hz.

#### C. Results for Different Output Frequencies

The output frequency varies with the modulating signal's frequency  $f_S$ . Fig. 10(a) and (b) shows the waveforms of the output voltage and current when the fundamental frequencies are set to be 1 kHz and 50 Hz, respectively. The load is a pure resistor with a value of 48  $\Omega$  for Fig. 10(a), whereas it is 103  $\Omega$  for Fig. 10(b). It is shown in Fig. 10 that the load capacity of the inverter declines along with the output frequency decreasing. Therefore, to meet the low-frequency and large output current applications with a reduced voltage ripple, the value of SCs should be larger. In other words, the proposed multilevel inverter topology is more suitable for high-frequency output voltage applications. The same conclusion can be also derived from (14).

Overall, although the satisfactory near-sinusoidal step-up output voltage waveforms with an extremely low distortion could be produced by the proposed inverter in both the HFM and FFM modes, the performance of the FFM mode, in terms of the frequency spectrum and the deviation of the measured output voltage and the mathematical value, is better than the HFM mode. In addition, the load capacity is related to its output voltage frequency. The higher the frequency, the better the load capacity is.

#### VII. CONCLUSION

In this paper, a step-up SC multilevel inverter, which is a combination of a multilevel dc-dc converter and a full bridge, has been proposed. The dc-dc conversion section consists of multiple SC cells. By connecting different numbers of SC cells,

the output voltage level could be varied flexibly. It has been analyzed that the proposed inverter provides 2n + 3 levels on the output voltage, using only n capacitors and n+5 active switches. It enables the simple structure and low cost of the gate driver circuits. Meanwhile, the high switching frequency modulation and fundamental switching frequency modulation methods for the proposed inverter are discussed. Both of them could be implemented by using the multicarrier logic modulating circuit that is specifically designed for the proposed inverter. In addition, the voltage ripples across capacitors and power losses are analyzed in detail. Finally, the operation and performance of the proposed inverter are verified with experiments on an 11-level inverter prototype. Although good performance could be obtained in both the high switching frequency and fundamental switching frequency modes, it can be seen that the presented inverter is more suitable for the latter modulation method by comparing the experimental results. Experimental waveforms also indicate that the load capacity of the inverter declines with the decrease in the output frequency. Therefore, the proposed inverter is more suitable for high-frequency applications.

#### REFERENCES

- J. Rodriguez, J. S. Lai, and F. Z. Peng, "Multilevel inverters: A survey of topologies, control, and applications," *IEEE Trans. Ind. Electron.*, vol. 49, no. 4, pp. 724–738, Aug. 2002.
- [2] Z. Li, P. Wang, Y. Li, and F. Gao, "A novel single-phase five-level inverter with coupled inductors," *IEEE Trans. Power Electron.*, vol. 27, no. 6, pp. 2716–2725, Jun. 2012.
- [3] J. Rodriguez, S. Bernet, P. K. Steimer, and I. E. Lizama, "A survey on neutral-point-clamped inverters," *IEEE Trans. Ind. Electron.*, vol. 57, no. 7, pp. 2219–2230, Jul. 2010.
- [4] M. Ben Smida and F. Ben Ammar, "Modeling and DBC-PSC-PWM control of a three-phase flying-capacitor stacked multilevel voltage source inverter," *IEEE Trans. Ind. Electron.*, vol. 57, no. 7, pp. 2231–2239, Jul. 2010.
- [5] M. Malinowski, K. Gopakumar, J. Rodriguez, and M. A. Perez, "A survey on cascaded multilevel inverters," *IEEE Trans. Ind. Electron.*, vol. 57, no. 7, pp. 2197–2206, Jul. 2010.
- [6] H. Sepahvand, J. Liao, M. Ferdowsi, and K. A. Corzine, "Capacitor voltage regulation in single-DC-source cascaded H-bridge multilevel converters using phase-shift modulation," *IEEE Trans. Ind. Electron.*, vol. 60, no. 9, pp. 3619–3626, Sep. 2013.
- [7] J. Pereda and J. Dixon, "Cascaded multilevel converters: Optimal asymmetries and floating capacitor control," *IEEE Trans. Ind. Electron.*, vol. 60, no. 11, pp. 4784–4793, Nov. 2013.
- [8] B. P. McGrath, D. G. Holmes, and W. Y. Kong, "A decentralized controller architecture for a cascaded H-bridge multilevel converter," *IEEE Trans. Ind. Electron.*, vol. 61, no. 3, pp. 1169–1178, Mar. 2014.
- [9] N. A. Rahim, M. F. M. Elias, and W. P. Hew, "Transistor-clamped H-bridge based cascaded multilevel inverter with new method of capacitor voltage balancing," *IEEE Trans. Ind. Electron.*, vol. 60, no. 8, pp. 2943– 2956, Aug. 2013.
- [10] F. Khoucha, S. M. Lagoun, K. Marouani, A. Kheloui, and M. El Hachemi Benbouzid, "Hybrid cascaded H-bridge multilevel-inverter inductionmotor-drive direct torque control for automotive applications," *IEEE Trans. Ind. Electron.*, vol. 57, no. 3, pp. 892–899, Mar. 2010.
- [11] J. Mathew, P. P. Rajeevan, K. Mathew, N. A. Azeez, and K. Gopakumar, "A multilevel inverter scheme with dodecagonal voltage space vectors based on flying capacitor topology for induction motor drives," *IEEE Trans. Power Electron.*, vol. 28, no. 1, pp. 516–525, Jan. 2013.
- [12] G. P. Adam, S. J. Finney, A. M. Massoud, and B. W. Williams, "Capacitor balance issues of the diode-clamped multilevel inverter operated in a quasi two-state mode," *IEEE Trans. Ind. Electron.*, vol. 55, no. 8, pp. 3088– 3099, Aug. 2008.
- [13] Z. Shu, N. Ding, J. Chen, H. Zhu, and X. He, "Multilevel SVPWM with DC-link capacitor voltage balancing control for diode-clamped multilevel converter based STATCOM," *IEEE Trans. Ind. Electron.*, vol. 60, no. 5, pp. 1884–1896, May 2013.

- [14] K. Wang, Y. Li, Z. Zheng, and L. Xu, "Voltage balancing and fluctuationsuppression methods of floating capacitors in a new modular multilevel converter," *IEEE Trans. Ind. Electron.*, vol. 60, no. 5, pp. 1943–1954, May 2013.
- [15] J. Ebrahimi, E. Babaei, and G. B. Gharehpetian, "A new multilevel converter topology with reduced number of power electronic components," *IEEE Trans. Ind. Electron.*, vol. 59, no. 2, pp. 655–667, Feb. 2012.
- [16] E. Najafi and A. H. M. Yatim, "Design and implementation of a new multilevel inverter topology," *IEEE Trans. Ind. Electron.*, vol. 59, no. 11, pp. 4148–4154, Nov. 2012.
- [17] J. Salmon, A. M. Knight, and J. Ewanchuk, "Single-phase multilevel PWM inverter topologies using coupled inductors," *IEEE Trans. Power Electron.*, vol. 24, no. 5, pp. 1259–1266, May 2009.
- [18] M. S. W. Chan and K. T. Chau, "A new switched-capacitor boost-multilevel inverter using partial charging," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 54, no. 12, pp. 1145–1149, Dec. 2007.
- [19] Y. Hinago and H. Koizumi, "A switched-capacitor inverter using series/ parallel conversion with inductive load," *IEEE Trans. Ind. Electron.*, vol. 59, no. 2, pp. 878–887, Feb. 2012.
- [20] B. Axelrod, Y. Berkovich, and A. Ioinovici, "A cascade boost switched-capacitor-converter two-level inverter with an optimized multilevel output waveform," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 52, no. 12, pp. 2763–2770, Dec. 2005.
- [21] J.-M. Shen, H.-L. Jou, J.-C. Wu, and K.-D. Wu, "Five-level inverter for renewable power generation system," *IEEE Trans. Energy Convers.*, vol. 28, no. 2, pp. 257–266, Jun. 2013.
- [22] Y. P. B. Yeung, K. W. E. Cheng, S. L. Ho, K. K. Law, and D. Sutanto, "Unified analysis of switched-capacitor resonant converters," *IEEE Trans. Ind. Electron.*, vol. 51, no. 4, pp. 864–873, Aug. 2004.
- [23] B. P. Divakar, K. W. E. Cheng, D. H. Wang, D. Ping, and K. F. Kwok, "Implementation of a voltage multiplier integrated HID ballast circuit with dimming control for automotive application," *IEEE Trans. Ind. Electron.*, vol. 56, no. 7, pp. 2479–2492, Jul. 2009.
- [24] B. P. McGrath and D. G. Holmes, "Multicarrier PWM strategies for multilevel inverters," *IEEE Trans. Ind. Electron.*, vol. 49, no. 4, pp. 858–867, Aug. 2002.
- [25] Y. Cho, T. LaBella, J.-S. Lai, and K. Senesky, "A carrier-based neutral voltage modulation strategy for multilevel cascaded inverters under unbalanced DC sources," *IEEE Trans. Ind. Electron.*, vol. 61, no. 2, pp. 625–636, Feb. 2014.
- [26] L. M. Tolbert, F. Z. Peng, and T. G. Habetler, "Multilevel converters for large electric drives," *IEEE Trans. Ind. Appl.*, vol. 35, no. 1, pp. 36–44, Jan./Feb. 1999.
- [27] M. K. Kazimierczuk, "Switching losses with linear MOSFET output capacitance," in *Pulse-Width Modulated DC-DC Power Converters*, 1st ed. Hoboken, NJ, USA: Wiley, 2008, ch. 2, sec. 2.2.9, pp. 37–38.



Yuanmao Ye received the B.Sc. degree in electrical engineering from the University of Jinan, Jinan, China, in 2007, and the M.Sc. degree in control theory and control engineering from the South China University of Technology, Guangzhou, China, in 2010. He is currently working toward the Ph.D. degree in the Department of Electrical Engineering, Faculty of Engineering, Hong Kong Polytechnic University, Kowloon, Hong Kong.

From September 2010 to January 2014, he was with the Department of Electrical Engineering,

Faculty of Engineering, Hong Kong Polytechnic University, as a Research Assistant. His research interests include various dc-dc power converters, the switched-capacitor technique and its applications, multilevel inverters, power conversion and energy management for microgrids, motion control, and green power generation.



**K. W. E. Cheng** (M'90–SM'06) received the B.Sc. and Ph.D. degrees from the University of Bath, Bath, U.K., in 1987 and 1990, respectively.

Before joining Hong Kong Polytechnic University, Kowloon, Hong Kong, in 1997, he was with Lucas Aerospace, London, U.K., as a Principal Engineer. He is currently a Professor and the Director of the Power Electronics Research Centre, Department of Electrical Engineering, Faculty of Engineering, Hong Kong Polytechnic University. He is the author or coauthor of more than 250 papers and 7 books.

His research interests include all aspects of power electronics, motor drives, electromagnetic interference, electric vehicles, battery management, and energy saving.

Dr. Cheng was the recipient of the Institution of Electrical Engineers Sebastian Z De Ferranti Premium Award in 1995, the Outstanding Consultancy Award in 2000, the Faculty Merit Award for Best Teaching in 2003 from Hong Kong Polytechnic University, the Faculty Engineering Industrial and Engineering Services Grant Achievement Award in 2006, the Brussels Innova Energy Gold Medal with Mention in 2007, the Consumer Product Design Award in 2008, the Electric Vehicle Team Merit Award of the Faculty in 2009, the Geneva Invention Expo Silver Medal in 2011, and the Eco Star Award in 2012.



Junfeng Liu received the M.S. degree in control engineering from the South China University of Technology, Guangzhou, China, in 2005, and the Ph.D. degree in electrical engineering from the Department of Electrical Engineering, Faculty of Engineering, Hong Kong Polytechnic University, Kowloon, Hong Kong, in 2014.

From 2005 to 2008, he was a Development Engineer with the Guangdong Nortel Network, Guangzhou. His research interests include power electronics applications, nonlinear control, and high-

frequency power distribution systems.



**Kai Ding** received the B.E., M.E., and Ph.D. degrees in electrical engineering from the Huazhong University of Science and Technology, Wuhan, China, in 1998, 2001, and 2004, respectively.

He is currently a Research Fellow with the Power Electronics Research Centre, Department of Electrical Engineering, Faculty of Engineering, Hong Kong Polytechnic University, Kowloon, Hong Kong. His research interests include multilevel converters, solar autotracking systems, fuel cell techniques, electrical vehicles, distributed power generation systems,

battery management systems, polymer-bonded magnetics, integrated battery charger and motor drive systems, dynamic voltage restorers, power electronics applications in electric power systems, and computer simulation.