



VCC\_3V3

VCC\_3V3

## MODE[3:0] BOOT MODE Descritpion

| 0000 | PS JTAG       | PS JTAG Interface          |
|------|---------------|----------------------------|
| 0001 | Quad_SPI(24b) | 24-Bit addresssing(QSPI24) |
| 0010 | Quad_SPI(32b) | 32-Bit addresssing(QSPI32) |
| 0011 | SD0(2.0)      | SD2.0                      |
| 0101 | SD1(2.0)      | SD2.0                      |
| 0110 | eMMC(1.8V)    | eMMC version 4.5 at 1.8V   |
| 0111 | USB0(2.0)     | USB 2.0 only               |
| 1110 | SD1 LS(3.0)   | SD 3.0                     |



**ALINX Confidential** 

VCC\_3V3

www.alinx.com
Title Page02 Z7 Bank0 & BANK503

Size Document Number Z19开发板 Schematics
Date: Tuesday, October 19, 2021 Sheet 2 of 47











www.alinx.com
PAGE07 Z7 Bank67\_68

Size Document Number Z19开发板 Schematics Rev 1.0

Date: Tuesday, October 19, 2021 Sheet 7 of 47









POWER ON: VCC\_PSINTFP\_VCC\_PSINTFP\_DDR(+0.85V)->VPS\_MGTRAVCC(+0.9V), VCC\_PSDDR\_PLL(+1.8V)->VPS\_MGTRAVTT(+1.8V), VCCO\_PSDDR() POWER ON: VCC\_PSINTLP(+0.85V)->VCC\_PSAUX(+1.8V), VCC\_PSADC(+1.8V), VCC\_PSPLL(+1.2V)->VCCO\_PSIO(+1.8V) 0.85V 1.8V VCC\_PSINT VCC\_PSINT U76-34 VCC\_AUX VCC\_AUX PS\_PLL for VCC\_PSINTLP for VCC\_PSAUX 1.2V VCC\_PSAUX VCC\_PSAUX VCC\_PSAUX VCC\_PSAUX C104 100uF C105 C107 100uF 4.7uF PS\_PLL C121 100uF 4.7uF 4.7uF 100uF 4.7uF PS\_AVCC VCC\_PSPLL VCC\_PSPLL VCC\_PSPLL PS\_MGTRAVCC PS\_MGTRAVCC PS\_MGTRAVCC PS\_AVTT PS\_AVTT PS\_AVCC 1.8V 0.85V 0.85V PS\_MGTRAVTT PS\_MGTRAVTT PS\_MGTRAVTT VCC\_PSINT for VCC\_PSINTFP C94 C95 C96 4.7uF 470nF 470nF J22 C93 4.7uF VBAT\_IN VCC\_PSBATT C115 4.7uF C112 4.7uF C113 C114 4.7uF 4.7uF 100uF 100uF 100uF xczu19eg-ffvc1760-2-i C1609= 100uF C1610 4.7uF ALINX www.alinx.com PAGE12 Z7 PS Power2 ALINX Confidential Rev 1.0 Z19开发板 Schematics Tuesday, October 19, 2021



**ALINX** Confidential





Http://www.alinx.com
Title

PAGE15 PS\_DDR4\_2

Size Document Number Z19开发板 Schematics
Date: Tuesday, October 19, 2021 Sheet 15 of 47



Http://www.alinx.com
Title

PAGE16 PS\_DDR4\_3

Size Document Number
Z19开发板 Schematics

Date: Tuesday, October 19, 2021 Sheet 16 of 47



Http://www.alinx.com
Title
PAGE17 PS\_DDR4\_4

Size Document Number Z19开发板 Schematics
Date: Tuesday,October 19, 2021 Sheet 17 of 47





www.alinx.com

PAGE19 eMMC

Size Document Number Z19开发板 Schematics
Date: Tuesday, October 19, 2021 Sheet 19 of 47

















Rev 1.0

Tuesday, October 19, 2021









D47 SM24CANA-02HTG

Http://www.alinx.com
Fille
PAGE31 RS485
Size Document Number
Z19开发板 Schematics 1.0
Date: Tuesday, October 19, 2021 Sheet 31 of 47



Http://www.alinx.com
Title
PAGE32 FMC1\_HPC1
Size Document Number Z19开发板 Schematics
Date: Tuesday, October 19, 2021 Sheet 32 of 47









Http://www.alinx.com
Title PAGE34 FMC1\_HPC3
Size Document Number Z19开发板 Schematics Rev 1.0
Date: Tuesday, October 19, 2021 Sheet 34 of 47



Http://www.alinx.com
Title

PAGE35 FMC2\_HPC1

Size Document Number Z19开发板 Schematics

Date: Tuesday,October 19, 2021 Sheet 35 of 47



Http://www.alinx.com
Title

PAGE36 FMC2\_HPC2

Size Document Number Z19开发板 Schematics

Date: Tuesday, October 19, 2021 Sheet 36 of 47



Http://www.alinx.com
File
PAGE37 FMC2\_HPC3

Size Document Number 1.0

Z19开发板 Schematics Rev 1.0

Date: Tuesday, October 19, 2021 Sheet 37 of 47









Tuesday, October 19, 2021





## +0.85V 60A









