

# **CIC** status



> Introduction Chip status Test tools

L.Caponetto, <u>S.Viret</u>, <u>Y. Zoccarato</u> IPN Lyon



→ Phase II tracker data extraction protocol:



ightarrow 19 ASICs per module



# → The data compression challenge:



- → You must divide the amount of data by a factor ~200 in order to be able to extract tracker info to the backend at 40MHz
- → CIC is a key element of the compression scheme, this is also where losses might occur (see <a href="https://espace.cern.ch/Tracker-Upgrade/Electronics/CIC/Shared%20Documents/Simulation%20studies/FE\_inneff\_2.pdf">https://espace.cern.ch/Tracker-Upgrade/Electronics/CIC/Shared%20Documents/Simulation%20studies/FE\_inneff\_2.pdf</a>)



# → The compatibility challenge:

- → Every CIC (65nm technology) must be able to:
  - Receive trigger data from 8 CBC chips (130nm)
  - Receive trigger data from 8 MPA chips (65nm)
  - Emit sorted trigger data to the GBT(65nm) at 320MHz
  - Emit sorted trigger data to the GBT(65nm) at 640MHz
  - Receive unsparsified L1 data from 8 CBCs
  - Receive sparsified L1 data from 8 MPAs
  - Emit sparsified L1 data to the GBT at 320MHz
  - Emit sparsified L1 data to the GBT at 640MHz
  - Emit unsparsified L1 data from the CBC to the GBT at 320MHz
  - ...

→ This flexibility has an impact on the chip complexity and specification: any change in the readout chain is affecting the CIC







 $\rightarrow$  CIC1 will only include the 320MHz output. Foundry planned in 2016.

→ Specification document is available:

https://espace.cern.ch/Tracker-Upgrade/Electronics/CIC/Shared%20Documents/Specifications/CIC specs v1.1.pdf



### → L1 format modifications:

- → MIP flag included in the CIC L1 stream (MPA strip clusters only).
- → L1 cluster size field of the CIC output were modified (5 bits was too low): all the fields are now 7 bits long.





- → No changes in the Trigger output format.
- → People working on PhaseII DAQ will find all relevant details in the I/O note:

https://espace.cern.ch/Tracker-Upgrade/Electronics/CIC/Shared%20Documents/Data%20formats/CIC\_IO\_Formats\_v3.pdf



# → **Design planning:**

#### **→ STEP 1:**

- → Block level partitioning of the validated model + final validation with CBC/MPA models (in 1 month)
- → Synthesis and physical design of the optimised Verilog code (FE channel block) (in 2 months)
- → Introduction of test structures at block level

#### **→ STEP 2:**

- → Integration of the existing blocks (phase aligner + SLVDS TX and RX + I2C) at physical level
- → Design and integration of the FIFO RAM
- → Final synthesis and physical design of the optimised Verilog code (*CIC*)
- → Validation of the physical design with CBC/MPA models
- → Final simulations at physical level

→ These elements being mandatory for the complete CIC1 design, there will be some delay if they are not available very soon.

#### 3..Test tools



# → Sequence generation tool update:

- → Sequence generation tool has been adapted to the latest format changes. CIC output comparison tool was written (*not on github yet*).
- → Also added some functions to randomly generate errors in the FE output stream

| 11000000 | 10789     | 00000000       |
|----------|-----------|----------------|
| 11000000 | 10790     | 00000000       |
| 11000000 | 10791     | 00000000       |
| 11000000 | 10792     | 00000000       |
| 11000000 | 10793     | j 0000000 j j  |
| 11000000 | 10794     | j 0000000 j j  |
| 11000000 | i 10795 i | i 00000000 i i |
| 11000000 | i 10796 i | i 00000000 i i |
| 11000000 | i 10797 i | i 11111111 i i |
| 11000000 | i 10798 i | i 11111111 i i |
| 11000000 | i 10799 i | i 11010000 iEi |
| 11000000 | i 10800 i | i 00001000 i i |
| 11000000 | 10801 i   | i 00100001 i i |
| 11000000 | 10802 i   | i 00011100 i i |
| 11000000 | i 10803 i | i 00000111 i i |
| 11000000 | 10804     | i 01110000 i i |
| 11000000 | 10805 i   | i 11101010 i i |
| 11000000 | i 10806 i | i 00010001 i i |
| 11000000 | 10807     | i 11000000 i i |
| 11000000 | 10808     | 10110000       |
| 11000000 | 10809     | 00000000       |
| 11000000 | 10810     | 00000000       |
| 11000000 | 10811     | 00000000       |
|          |           | 1              |

- $\rightarrow$  One can select where to add the errors (*headers, cluster size fields, outside data*), in order to test different configurations. Pretty much everything can be added
- → Flipped chips position are marked in the input file, for easy crosscheck
- → Will be available soon in the github version

→ Reminder, the sequence tool (*TRG and L1*) is documented in part 7 of the following page:

https://sviret.web.cern.ch/sviret/Welcome.php?n=CMS.HLLHCTuto620

→ It can be easily interfaced to track trigger demonstrators looking for up-to-date input data.

# **Conclusion and plans**



- → CIC1 specifications and verilog model completed. Combined tests (CBC/CIC, MPA/CIC) still to be done
- → CIC L1 output format has changed: take note.
- → Chip design is clearly depending on availability of some specific blocks. Geometric constraints need to be known before starting physical design of the blocks at IPNL.