# UNIVERSITÀ DEGLI STUDI DELL'AQUILA

Embedded Systems (Dott. Luigi Pomante)

A.A. 2024/2025

# HomeLab ARTY FPGA

(VHDL's Exercises and Introduction to Vivado Design Suite)

Author

Giacomo valente (giacomo.valente@univaq.it)

Version 9.1: 24th of October 2024

# Index

| Before start: preparation                                            | 3  |
|----------------------------------------------------------------------|----|
| Simulation part                                                      | 3  |
| Synthesis part                                                       | 3  |
| Test on the board                                                    | 3  |
| Evaluation                                                           | 3  |
| Vivado Design Suite - installation                                   | 3  |
| ARTY                                                                 | 4  |
| Communication test between Board and PC                              | 4  |
| Section 1: Simulation and Synthesis of simple combinatorial circuits | 6  |
| 1.1 – VHDL Description of Half Adder                                 | 6  |
| 1.2 - Simulation                                                     | 9  |
| 1.3 -Synthesis                                                       | 10 |
| 1.3 – Further Investigations                                         | 10 |
| Section 2: Sequential circuits, I/O and constraints                  | 12 |
| 2.1 – Counter                                                        | 12 |
| 2.2 - Sequence detector (Finite State Machines - FSM)                | 14 |
| 2.3 – Further Investigations                                         | 14 |
| Section 3: MicroBlaze                                                | 15 |
| Section 4: References and useful readings                            | 15 |

# **Before start: preparation**

The homelab is composed of some tasks about simulation, and some tasks about synthesis on FPGA. After FPGA synthesis, you will have to test the final solution on an FPGA development board that we make available.

## Simulation part

You can do the simulation part whenever you want. To do it, you do not need a development board.

# Synthesis part

You can do the synthesis part whenever you want. To do it, you do not need a development board.

#### Test on the board

To test on the board, you have to get it through a reservation system. To reserve the board, click on the following link and complete the form:

#### https://forms.gle/2wnSufaGNXtGokuZ7

Once the form is completed, you will be contacted by Giacomo Valente to organize a day to give you the board. From the day you take the board, you have one week to test the system.

#### **Evaluation**

Once you complete the homelab, the day you bring back the board, Giacomo Valente will ask you some questions about the homelab. Be ready to come and show what you have done. At that point, the homelab is done. When you do the final exam of Embedded Systems, the Professor Pomante will check if you performed the homelab.

## Vivado Design Suite - installation

Download Vitis Design Suite version 2022.2 (Link: <a href="https://www.xilinx.com/support/download.html">https://www.xilinx.com/support/download.html</a>) and install it using Web installer: when asked, please select Vitis installation, that contains both Vitis tool and Vivado tool. We recommend to check if the version of Vivado you are installing is suitable with the version of the operating system you are adopting: this can be done by looking at release notes of the tool. If not, you can in any case download a Virtual Machine (e.g., VirtualBox) and install a Guest OS on top of it.

Please notice that to install Vivado you need to register an account on Xilinx website. Also, please notice that you need some space on your machine to install it.

During Vivado installation, deselect some boards and some part of the tools as shown in the following picture:



Please note that some screenshots below may appear different among different versions of Vivado.

#### ARTY

Take a deep look to Reference Manual (RM) [link] and verify, before the beginning of the homelab, that the board is properly configured. This means that the *jumpers* configuration must be checked: a jumper serves as connection between two points. In general, it can allow certain voltages to be applied in some parts of the circuit, so take care when selecting jumpers configurations: they can damage the board if not correctly set. The rightness of the jumpers position can be checked on RM: select them in order to use the board with JTAG connection.

When you use the board, please avoid to place it on top of conducting materials and surfaces.

Install the ARTY board files in Vivado following the instructions at the link: <a href="https://digilent.com/reference/programmable-logic/guides/installing-vivado-and-vitis">https://digilent.com/reference/programmable-logic/guides/installing-vivado-and-vitis</a>

#### Communication test between Board and PC

Connect the board to the PC through USB cable, and it will be automatically powered-on.

Check the connection of the board to Vivado:

- run Vivado
- Select *Open Hardware Manager* from the icons.



Select the link *Open Target* and click to *Auto-Connect*. The ARTY board has to be recognized by the environment without errors.

# Section 1: Simulation and Synthesis of simple combinatorial circuits

This section refers on how to use Vivado Design Suite for simulation and synthesis of a simple digital circuit, the half adder.

# 1.1 - VHDL Description of Half Adder

The creation of a new project in Vivado and description of the half-adder come through the following steps:

- Launch Vivado
- Select Create New Project from icons
- Click *Next* and gives project name and project location (pay attention to select destination folders without spaces in the folder name)
- Click Next and select RTL Project
- Click *Next* and Select VHDL Language and Mixed simulator. Do not add sources and click *Next*. Do not add Existing IP and click *Next*. Do not add constraints and click *next*.

Select ARTY Board from the list and click next:



Review the settings and click finish.

#### Now the following screen will appear:



The screen is divided in various different areas:

- Source Window: it is located at the top of the environment by default, and it contains all the sources
  associated to the project. For example, Design Sources represent HDL files (that can be VHDL or
  Verilog), while Constraints Sources represent constraints files
- Flow Navigator Pane: it is located at the left of the environment by default, and it contains the main steps that can be performed in a design with Vivado (such as Simulation, Synthesis, etc.)

The project just created does not contain source files. Add one by right clicking the mouse into source window and selecting *Add Sources*.



Select *Add or create design sources* and click *Next*. Click on the green cross at the top left and select *Create File*. Specify the name (e.g., *half\_adder*, pay attention to not insert spaces in the file name) and click *OK*. Then click *Finish*. A wizard will be opened: it allows to define module parameters (i.e., entity name and architecture name).



After filling various fields keeping in mind the half adder structure, click *OK* to complete the source file creation. Open the new generated source file by double clicking on it in the source window. Internal to this file you can see that the structure of the VHDL code has been automatically set up. It is possible to note how it is necessary only to write the architecture section (i.e., the functionality of the system). Complete the description as seen during the course lesson:

```
ARCHITECTURE Behavioral OF half_adder IS

BEGIN

SUM <= A xor B;
CARRY <= A and B;

END Behavioral;
```

At this point, the description of half adder module is complete. Save the modified source file.

#### 1.2 - Simulation

Verify that the behavior of the block is the expected one, i.e., perform a *Behavioral* simulation. It is necessary to create a *testbench* to stimulate the described circuit. Add to the project another source file, but now select *Add or create simulation sources*. Then create a new file from the top-left green arrow and select *Finish*. Do not insert ports to the entity (it is a *testbench*):



From source window, select the *testbench* from *Simulation Sources*:

Consider the *testbench* contained in the homelab folder. In the code section it can be noted that a constant *period* has been defined: this one can be used to define time interval variations of input signals. By means of the process statement and the wait instruction, it is possible to model the desired signal input evolutions. Examine, for example, the following piece of code and draw the equivalent timing diagrams. Then, add these stimuli to the right section of the provided *testbench* file:

```
wait for 2*period;
SIG_B <='1';
wait for 2*period;
end process;
```

Once defined input signals evolution, it is possible to run the simulation: in the flow navigator pane, select *Simulation Settings* and check if Vivado Simulator is set and if the top module is the *testbench* that was already written. Then, in the *Simulation Tab*, set the *Simulation Runtime*. At the end, select *OK* and select *Run Simulation* and *Run Behavioral Simulation* in the flow navigator pane.

This last step will launch the *XSim* simulator, and this one will show automatically the timing diagrams of the simulation process (click to various buttons to show waveforms with different levels of detail).



Check simulation results by verifying that half adder outputs behave good with respect to the inputs.

## 1.3 -Synthesis

Close XSim, go back to source window, select the half adder module and click on Run Synthesis in the flow navigator pane. At the end, it is possible to check reports, to have a look at synthetized design, or to continue by running Implementation.

# 1.3 - Further Investigations

Try to develop and simulate VHDL description of the following combinatorial circuits:

- Multiplexer 4 to 1 and Multiplexer 8 to 1
- Demultiplexer (try to describe by yourself)
- Full Adder

- D Flip-Flop

# Section 2: Sequential circuits, I/O and constraints

In a development board, like ARTY, the FPGA is surrounded with hardware components (e.g., UART -> USB converters, VGA, PMODs, LEDs, switch buttons, push buttons, etc.). For the use of these components, we need to connect the implemented blocks inside FPGA with external hardware.

In this section, a sequential circuit into FPGA is first implemented, and how to show the outputs by means of LEDs placed on the board will be illustrated.

#### 2.1 - Counter

Create a new project in Vivado (e.g., named  $hl\_counter$ ), still targeting the ARTY board, and add a new source file having the entity named  $hl\_counter$ . The possible structure of the counter is reported in the homelab folder.

It is possible to note that it is necessary to generate a "slow clock", otherwise the frequency of the counting would be too fast and it will not be visible to human eye through a LED.

Once defined the architecture of the counter, it is possible to go to next phase.

At the middle of work, it is possible to perform a behavioral simulation. For this sake, a *testbench* has to be defined, in the same manner of the last exercise (i.e., the half adder), and the counter has to be instantiated into this one and properly excited.

Pay attention to the fact that, after simulation launching, by default one is able to look at the behavior of input and output of the top-level section of the system, that is the entity: remember that a slow clock has been used internally to the counter, in order to have the ability to show the LED blinking on the board. From the simulation point of view, this could require a very long simulation time. In order to check the functionality with smaller simulation time, one can either have a look to the internal signals of the counter module, or rewrite the architecture of the VHDL module removing the process that slows down the counter evolution. This can be done by navigating into *XSim* through *Object Tab* and *Scope Tab*, and by dragging and drop necessary signals. Note that the simulation should be re-launched in order to include these signals.

Going toward the implementation phase, remember that after the downloading of the *bitstream* on the FPGA, the counter outputs has to drive directly LEDs sited on the board. In order to do this, some constraints have to be defined for the implementation by operating on *Xilinx Design Constraints (XDC)*. An XDC file is a list of functions written in *TCL* language [link] that allow to make some operations targeting constraints in the Vivado Design Suite. Constraints can be of different types: board constraints, timing constraints, etc. In this context, the interest is on board constraints. The way (not the unique) to operate with constraints, in this context, is to start from a single XDC file that contains all the board constraints, related to the ARTY board, initially commented out. In order to use this XDC file, it must be downloaded from the *Digilent* repository [link]. Have a look on the internal of the file, and note a list of TCL commands. The ARTY board has various inputs and outputs elements, as indicated in RM. Considering that the counter has 1 clock input, 1 reset input, 1 counter output (composed of 4 bits), there is the need of 1 input clock (e.g., provided by an oscillator), 1 input reset (e.g., a push-button) and 4 output counter (e.g., 4 LEDs). After checking that these elements are available on the board, the XDC file can be imported into the project:

- Going in the source pane and adding a source
- Selecting Add or Create Constraints
- Adding the XDC file using the top-left green cross (set the Copy constraints files into the project)

#### • Clicking Finish

Now the XDC file can be modified, in order to make required board connections. In particular, the following lines can be commented out:

• Connect the clock:

• Connect the output:

• Connect the reset:

The synthesis process and *bitstream* generation can be completed now, by clicking on *Generate Bitstream* in the flow navigator pane. At the end, board can be connected to the PC and to the Virtual Machine. The FPGA configuration can be done by using *Hardware Manager*, in particular:

- selecting *Open Hardware Manager* in the screen at the end of *bitstream* generation or in the flow navigator pane
- clicking on *Open Target* and asking for *auto-connection*
- Clicking on *Program Device* and selecting the *bitstream* generated file (located in the *runs/impl\_1* folder of the project tree).

At the end of operation, the LEDs 0-3 on the board should illuminate according to counter evolution. It can be tested also the reset by pushing the BTN0 push-button.

## 2.2 - Sequence detector (Finite State Machines - FSM)

In this section, it will be illustrated how to implement a circuit able to detect an exact binary sequence on the input line. Suppose that a synchronous detector has to be implemented, therefore data input line (X) and clock signal are expected as inputs: data will then be read at the rising edge of the clock. The output (Y) will be equal to 1 only when the sequence is detected.

Using the HDL for system description, XDC for constraints and Vivado Design Suite for implementation, the task is to implement a system that solves the problem and to verify the functionality using two switches to emulate, respectively, the clock signal and the input signal.

The following state diagram describes a sequence detector in which the detected word on the serial port (101) is "hardcoded".



A draft of VHDL code for a Finite State Machine (Moore type, i.e., the output is determined only by the current machine state, and the next machine state is determined by the input and the current machine state) that implements the behavior of the previous diagram is provided within the homelab folder. The definition of an enumerated data type is convenient for the state representation. It is left as exercise the completion of the project (by assigning XDC to specify the right connection between sequence detector, board LEDs and board switches and to perform the FPGA configuration in the same way of the previous exercise).

## 2.3 - Further Investigations

Simulate the GCD single purpose processor: do it for every kind of hardware description, i.e., behavioral, RTL with FSMD and RTL with FSM and datapath.

#### Section 3: MicroBlaze

MicroBlaze is Xilinx 32-bit RISC Harvard architecture soft processor core with a rich instruction set optimized for embedded applications. The MicroBlaze soft processor solution delivers complete flexibility to select the combination of peripheral, memory and interface features that will give you the exact system you need at a reduced cost on a single FPGA.

Following the tutorial at the following link:

https://digilent.com/reference/programmable-logic/guides/getting-started-with-ipi

build a MicroBlaze on ARTY board and program it. Even if the ARTY has a DDR3 memory controller to access external memory, follow the tutorial by not using the DDR3 memory controller.

Recall that you are using an ARTY board, so adapt the tutorial in this sense.

# Section 4: References and useful readings

- [1] ARTY Reference Manual [link]
- [2] Pong P. Chu FPGA Prototyping by VHDL Examples Wiley