#### Disclaimer

The slides presented here are a combination of the CS251 course notes from previous terms, the work of Xiao-Bo Li, and material from the required textbook "Computer Organization and Design, ARM Edition," by David A. Patterson and John L. Hennessy. It is being used here with explicit permission from the authors

CS251 course policy requires students to delete all course files after the term. Therefore, please do not post these slides to any website or share them.

# CS251 - Computer Organization and Design Intro to Digital Logic Design

Instructors: Zille Huma Kamal and Richard Mann

University of Waterloo

Winter 2023

## Logic Blocks

Combinational: without memory



 Inputs and outputs are 1/0 (High/low voltage, true/false)

# Compact alternative: Boolean algebra

- Variables (usually A, B, C or X, Y, Z) have values 0 or 1
- OR (+) operator has result 1 iff either operand has value 1
- AND  $(\cdot)$  operator has result 1 iff both operands have value 1  $A \cdot B$  often written AB
- NOT ( $\neg$ ) operator has result 1 iff operand has value 0  $\neg A$  usually written  $\bar{A}$

| OR |   |     |  |  |  |  |
|----|---|-----|--|--|--|--|
| Α  | В | A+B |  |  |  |  |
| 0  | 0 | 0   |  |  |  |  |
| 0  | 1 | 1   |  |  |  |  |
| 1  | 0 | 1   |  |  |  |  |
| 1  | 1 | 1   |  |  |  |  |

| AND |   |    |  |  |  |  |  |  |
|-----|---|----|--|--|--|--|--|--|
| Α   | В | AB |  |  |  |  |  |  |
| 0   | 0 | 0  |  |  |  |  |  |  |
| 0   | 1 | 0  |  |  |  |  |  |  |
| 1   | 0 | 0  |  |  |  |  |  |  |
| 1   | 1 | 1  |  |  |  |  |  |  |

| NOT |    |  |  |  |
|-----|----|--|--|--|
| Α   | ¬A |  |  |  |
| 0   | 1  |  |  |  |
| 1   | 0  |  |  |  |

# Specifying input/output behaviour

• Truth table: specifies outputs for each possible input combination

|   | Χ | Υ                 | Z             | F | G |
|---|---|-------------------|---------------|---|---|
|   | 0 | 0                 | 0             | 0 | 1 |
|   | 0 | 0                 | 1             | 1 | 1 |
|   | 0 | 1                 | ) <b>O</b> () | 0 | 1 |
|   | 0 | 1                 | 1             | 0 | 1 |
|   | 1 | 0                 | 0             | 0 | 1 |
|   | 1 | Q                 | 1             | 1 | 1 |
| 5 | 1 | <sub>&gt;</sub> 1 | 0             | 1 | 1 |
|   | 1 | 1                 | 1             | 1 | 0 |

- Complete description, but big and hard to understand
- For truth table,  $G = \overline{XYZ}$
- $F = \bar{X}\bar{Y}Z + X\bar{Y}Z + XY\bar{Z} + XYZ$  (not obvious)

# Truth Table to Formula Using Minimal Terms

| Α | В | C | F | ĀĒC | ΑĒC | ABC | ABC + ABC + ABC |
|---|---|---|---|-----|-----|-----|-----------------|
| 0 | 0 | 0 | 0 | 0   | 0   | 0   | 0               |
| 0 | 0 | 1 | 1 | 1   | 0   | (0) | 1               |
| 0 | 1 | 0 | 0 | 0   | / 0 | 0   | 0               |
| 0 | 1 | 1 | 0 | 0   | 0   | 0   | 0               |
| 1 | 0 | 0 | 0 | 0 5 | ()0 | 0   | 0               |
| 1 | 0 | 1 | 1 | 0   | 1   | 0   | 1               |
| 1 | 1 | 0 | 0 | 0   | 0   | 0   | 0               |
| 1 | 1 | 1 | 1 | 0   | 0   | 1   | 1               |

### Two-Level Representations

- Any Boolean function can be represented as a sum of products (OR of ANDs) of literals
- Each term in sum corresponds to a single line in truth table with value 1
- This can be simplified by hand or by machine
- Product of sums representation may also be useful

#### Don't Cares in Truth Tables

- Represented as X instead of 0 or 1
- When used in output, indicates that we don't care what output is for that input
- When used in input, indicates outputs are valid for all inputs created by replacing X by 0 or 1 (useful in compressing truth tables)
- Example:

# Compressed Truth Tables and Non-Minimal Terms

|   |   |   |   |                                               | . <( \) |                        |
|---|---|---|---|-----------------------------------------------|---------|------------------------|
| Α | В | C | F | ĀĒĆ                                           | AC      | $\vec{A}\vec{B}C + AC$ |
| 0 | 0 | 0 | 0 | 10                                            | 0       | 0                      |
| 0 | 0 | 1 | 1 | $\lceil \                                   $ | ) 0     | 1                      |
| 0 | 1 | Χ | 0 | 0                                             | 0       | 0                      |
| 1 | Χ | 0 | 0 | $\nearrow$ 0                                  | 0       | 0                      |
| 1 | Χ | 1 | 1 | 0                                             | 1       | 1                      |

# Using Overlapping Non-Minimal Terms

| Α | В | C | F  | AB         | AC | AB + AC |
|---|---|---|----|------------|----|---------|
| 0 | 0 | 0 | 0  | 0 <        | 0  | · 0     |
| 0 | 0 | 1 | 0  | 0          | 0  | 0       |
| 0 | 1 | 0 | 0  | 0          | 0  | 0       |
| 0 | 1 | 1 | 0  | <b>\</b> 0 | 0  | 0       |
| 1 | 0 | 0 | 0, | > 0        | 0  | 0       |
| 1 | 0 | 1 | 1  | 0          | 1  | 1       |
| 1 | 1 | 0 | 1  | 1          | 0  | 1       |
| 1 | 1 | 1 | 1  | 1          | 1  | 1       |

# Laws of Boolean Algebra

| Rule                                  | Dual_Rule                |                |
|---------------------------------------|--------------------------|----------------|
| $\bar{\bar{X}} = X$                   |                          |                |
| X + 0 = X                             | $X \cdot 1 = X$          | (identity)     |
| X + 1 = 1                             | $X \cdot 0 = 0$          | (zero/one)     |
| X + X = X                             | XX = X                   | (absorption)   |
| $X + \bar{X} = 1$                     | $X\bar{X} \geq 0$        | (inverse)      |
| X + Y = Y + X                         | XY = YX                  | (commutative)  |
| X + (Y + Z) =                         | X(YZ) = (XY)Z            | (associative)  |
| (X+Y)+Z                               | 3 ()3                    |                |
| X(Y+Z)=XY+XZ                          | X + YZ =                 | (distributive) |
|                                       | (X+Y)(X+Z)               |                |
| $X = \bar{Y} = \bar{X} \cdot \bar{Y}$ | $ar{XY} = ar{X} + ar{Y}$ | (DeMorgan)     |

# Formula Simplification Using Laws

- We can use algebraic manipulation (based on laws) to simplify formulas
- An example using the previous truth table

ing the previous truth table
$$F = \bar{X}\bar{Y}Z + X\bar{Y}Z + XY\bar{Z} + XYZ$$

$$= \bar{Y}Z(\bar{X} + X) + XY(\bar{Z} + Z)$$

$$= \bar{Y}Z + XY$$
For hymners, to always a subspace of

- Difficult even for humans, tricky to automate
- Seems inherently hard to get "simplest" formula
- Is simplest formula the best for implementation?

# Using Gates in Logic Design

Here are symbols for AND, OR, NOT gates



- NOT often drawn as "bubble" on input or output
- AND, OR can be generalized to many inputs (useful)
- We can design using AND, OR, NOT, and optimize afterwards

#### NAND and NOR

- In practice, logic minimization software works with NAND or NOR gates, or at transistor level
- Here are symbols for NAND, NOR:



Two level NAND circuit

## Deriving Truth Table from Circuit

- Label intermediate gate outputs
- Fill in truth table in appropriate order



# Good Style in Circuit Drawing

- Assume all literals (variables and their negations) are available
- Rectilinear wires, dots when wires split

 Do not draw spaghetti wires for inputs; instead, write each literal as needed



## Implementing Gates Using Transistors

Transistor: an electrically-controlled switch



An NMOS transistor ("n-transistor") and its symbol



- This behaves like the switch above
- Problem: transmits strong 0 but weak 1



#### An NMOS NOT



- If A=1, then low resistance between drain and source (F=0)
- ullet If A=0, then very high resistance between drain and source (F=1)
- Problem: in A = 1 case, lots of current flow

#### A PMOS transistor



- Opposite behaviour to NMÓS:
  - ▶ If A = 1, high resistance between drain and source
  - ▶ If A = 0, low resistance between drain and source
  - Transmits strong 1 but weak 0
- Denote inversion with "bubble"

#### **Transistor Summary**

• Two types of transistors: nmos, pmos



- To analyze CMOS circuit:
  - Make table with inputs, transistors, and output(s)
  - For each row of table (setting of inputs), check whether transistor resistance is High, Low
  - ► For each row of table, check if output has clean path to power (1) ground (0)

#### **CMOS**

- CMOS circuits use both n-transistors and p-transistors
- Will build circuits with "clean" paths to exactly one of power and ground.
- CMOS NOT:



- No bad flow of current from power to ground
- No weak transmissions

## **CMOS NAND**



| Α | В |     | $Q_2$ |      |              | Z            |             |
|---|---|-----|-------|------|--------------|--------------|-------------|
| 0 | 0 | Low | Low   | High | High         | 1            |             |
| 0 | 1 |     |       |      |              |              |             |
| 1 | 0 |     |       |      |              |              |             |
| 1 | 1 |     |       |      |              |              |             |
|   |   | '   |       |      | <b>◆</b> □ ▶ | <b>4</b> 🗗 ▶ | ← 差 ト < 差 ト |

#### CMOS AND and OR

- To get AND and OR, add inverter at end
- Example:



• Thus, NAND is preferred to AND in actual circuits

## CMOS 3 Input NAND and NOR

- *n*-input NAND: 2 transistors per input
- Example: 3 Input NAND



## Useful Components: Decoders

- *n* inputs, 2<sup>n</sup> outputs (converts binary to "unary")
- Example: 3-to-8 (or 3-bit) decoder

| $A_2$ | $A_1$ | $A_0$ | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0     | 0     | 0     | 0     | 0     | >0<   | 0     | 0     | 0     |       |       |
| 0     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     |
| 0     | 1     | 0     | 0     | \Q^   | 0     | 0     | 0     | 1     | 0     | 0     |
| 0     | 1     | 1     | 0 ~   | 0     | 0)    | 0     | 1     | 0     | 0     | 0     |
| 1     | 0     | 0     | 0     | (0)   | 0     | 1     | 0     | 0     | 0     | 0     |
| 1     | 0     | 1     | ) Ó   | /0    | 1     | 0     | 0     | 0     | 0     | 0     |
| 1     | 1     | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     |
| 1     | 1     | 1     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

• Circuit has regular structure



3-to-8 (or 3-bit) Decoder

### Multiplexors

• Inputs:  $2^n$  lines  $(D_0, \ldots, D_{2^n-1})$ *n* select lines  $(S_{n-1}, \ldots, S_0)$ 

• Output: The value of the  $D_S$  line

• Example: 4-1 Multiplexer





4-1 Multiplexor

## Arrays of Logic Elements

 "Slash" notation is used to indicate lines carrying multiple bits, and to imply parallel constructions



64-bit wide, 2:1 multiplextor expands to 64, 1 bit, 2:1 multiplexors

# Readings to accompany this lecture

• Appendix A, sections A.1–A-3

#### Disclaimer

The slides presented here are a combination of the CS251 course notes from previous terms, the work of Xiao-Bo Li, and material from the required textbook "Computer Organization and Design, ARM Edition," by David A. Patterson and John L. Hennessy. It is being used here with explicit permission from the authors

CS251 course policy requires students to delete all course files after the term. Therefore, please do not post these slides to any website or share them.