

733-11-I

# AiP31068

# 40 SEG / 16 COM Driver & Controller for Dot Matrix LCD/2 or 3 Line Serial Data Interface

# **Product** Specification

#### **Specification Revision History:**

| Version    | Data    | Description                                                          |
|------------|---------|----------------------------------------------------------------------|
| 2012-03-A1 | 2012-03 | New-made                                                             |
| 2013-02-A2 | 2013-02 | Replace the new edition                                              |
| 2013-03-A3 | 2013-03 | Increase Character patterns of English & Europe and English & Europe |
|            |         |                                                                      |

Number:AiP31068-AX-BJ-153EN

#### 1, GENERAL DESCRIPTION

AiP31068 is a dot matrix LCD driver & controller LSI which is fabricated by low power CMOS technology.

#### **Features**

- Character type dot matrix LCD driver & controller.
- Internal driver: 16 common and 40 segment signal output.
- Two types interface: 3-lines serial interface and 2-lines serial interface (2-lines interface when power on)
- Display character pattern: 5×8 dots format (192 kinds) & 5×11 dots format (64 kinds).
- The Special character pattern is directly programmable by the Character Generator RAM.
- A customer character pattern is programmable by mask option.
- Programmable Driving Method by the same character font mask option: Display Waveform B-type
- It can drive a maximum at 80 characters by using the AiP31065 or AiP31063 externally.
- Various instruction functions.
- Built-in automatic power on reset.
- •Internal Memory
  - -Character Generator ROM (CGROM): 10880 bits (192 characters×5×8 dots) & (64 characters×5×11 dots)
  - -Character Generator RAM (CGRAM): 64×8 bits (8 characters×5×8 dots) or (4 characters×5×11 dots)
  - -Display Data RAM (DDRAM): 80×8 bits (80 characters max.)
- Low power operation
  - -Power supply voltage range (VDD): 2.7 to 5.5 V
  - -LCD Drive voltage range (VDD-V5): 3.0 to 10.0 V
- CMOS process
- Programmable duty cycle: 1/8, 1/11, 1/16
- Character Patterns:

| Type of Character Patterns                            |                       |                  |  |  |  |  |
|-------------------------------------------------------|-----------------------|------------------|--|--|--|--|
| AiP31068-001 Character patterns of English & Japanese |                       |                  |  |  |  |  |
| AiP31068-002                                          | Character patterns of | English &Russian |  |  |  |  |
| AiP31068-003                                          | Character patterns of | English & Europe |  |  |  |  |

- Chip size: 2725×2455 (um×um).
- •The IC substrate should be connected to VDD or float in the PCB layout artwork.
- 80 QFP or bare chip available (PAD DIAGRAM is described in NO.6)

Number:AiP31068-AX-BJ-153EN

#### 2, BLOCK DIAGRAM AND PIN DESCRIPTION

## 2.1, BLOCK DIAGRAM





Number:AiP31068-AX-BJ-153EN

#### 2.2, PIN CONFIGURATIONS

733-11-I



#### 2.3 PIN DESCRIPTION

| Pin No.       | Pin Name |                | I/O            | Description                                              | Interface   |        |
|---------------|----------|----------------|----------------|----------------------------------------------------------|-------------|--------|
| 33            | VDD      | Sl V.k         | Р              | Supply Voltage for logical circuit (+3V □□10%,+5V □□10%) | Power       |        |
| 23            | GND      | Supply Voltage | Supply voltage | P                                                        | Ground (0V) | Supply |
| 26~30         | V1~V5    |                |                | Bias voltage level for LCD driving                       |             |        |
| 1~22<br>63~80 | S1~S40   | Segment output | О              | Segment signal output for LCD drive                      | LCD         |        |



# Wuxi I-CORE Electronics Co., Ltd. 733-11-I Number:AiP31068

Number:AiP31068-AX-BJ-153EN

| 47~62      | C1~C16                    | Common output     | О   | Common signal output for LCD drive        | LCD           |
|------------|---------------------------|-------------------|-----|-------------------------------------------|---------------|
| 4/~~62     | C1/~C16                   | Common output     | U   | • •                                       |               |
| 24         | OSC1                      |                   | I   | Oscillator. When using internal           | External      |
|            |                           | Oscillator        |     | oscillator, connect external Rf resistor. | resistor/osci |
| 25         | OSC2                      |                   | О   | If external clock is used, connect it to  | llator        |
|            |                           |                   |     | OSC1.                                     | (OSC1)        |
| 31         | CLK1                      | Extension driver  |     | Extension driver latch clock              |               |
| <b>J</b> 1 | CETT                      | Latch clock       |     |                                           |               |
| 32         | CLK2                      | Extension driver  |     | Extension driver shift clock              |               |
| 32         | CLKZ                      | Shift clock       |     |                                           | Extension     |
|            |                           | Alternated signal | О   | Outputs the alternating signal to convert | driver        |
| 34         | M                         | for LCD driver    |     | LCD driver waveform to AC.                | diivei        |
|            |                           | output            |     |                                           |               |
| 2.5        | ъ                         | Display data      |     | Outputs extension driver data             |               |
| 35         | D                         | interface         |     | (the 41st dot's data)                     |               |
|            |                           |                   |     | Chip select input pins.                   |               |
| 20         | COP                       | GI. I             |     | When use 3-line interface, CSB pin is     |               |
| 38         | CSB                       | Chip select       |     | used. When use 2-line interface, CSB pin  |               |
|            |                           |                   |     | is unused, it is floating.                |               |
|            |                           |                   |     | Mode select input pin with pull-high      | -             |
|            |                           |                   |     | resistor.                                 |               |
|            |                           |                   | I   | When PSB="High", 2-line interface is      |               |
|            |                           |                   |     | selected.                                 | MPU           |
| 39         | PSB                       | Mode select       |     | When PSB="Low", 3-line interface is       |               |
|            |                           |                   |     | selected.                                 |               |
|            |                           |                   |     | It will be selected 2-line interface when |               |
|            |                           |                   |     | power on.                                 |               |
| 45         | 45 SCK Serial clock input |                   |     | Serial clock input                        | -             |
| 46         | SDA                       | Serial input data | I/O | Serial input data                         |               |
| 36, 37     |                           |                   |     |                                           |               |
| 40~44      | NC                        |                   |     | Not Connect                               |               |
|            |                           |                   |     |                                           |               |

## 3. ELECTRICAL PARAMETER

## 3.1, ABSOLUTE MAXIMUM RATINGS

(Ta =25□, All voltage referenced to GND, unless otherwise specified)

| Characteristic          | Symbol          | Value                          | Unit |
|-------------------------|-----------------|--------------------------------|------|
| Power Supply Voltage(1) | $V_{ m DD}$     | -0.3 ~ +7.0                    | V    |
| Power Supply Voltage(2) | $V_{LCD}$       | $V_{DD}$ -12.0 ~ $V_{DD}$ +0.3 | V    |
| Input Voltage           | V <sub>IN</sub> | $-0.3 \sim V_{DD} + 0.3$       | V    |
| Operating Temperature   | $T_{OPR}$       | -30 ∼ +85                      |      |
| Storage Temperature     | $T_{STG}$       | -55 ∼ +125                     |      |

Note: Voltage greater than above may damage the circuit.  $V_{DD} \ge V1 \ge V2 \ge V3 \ge V4 \ge V5$ 

Address: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China 5/30 http://www.i-core. cn VER: 2013-03-A3 P.C: 214072

Number:AiP31068-AX-BJ-153EN

## 3.2, ELECTRICAL CHARACTERISTICS

## 3.2.1. DC Characteristics ( $V_{DD}$ = 4.5V $\sim$ 5.5V, Ta = -30 $\sim$ +85 $\square$ )

| Characteristic                  | Symbol             | Condition                                                                        | Min.                 | Тур. | Max.              | Unit     |
|---------------------------------|--------------------|----------------------------------------------------------------------------------|----------------------|------|-------------------|----------|
| Operating Voltage               | $V_{ m DD}$        | -                                                                                | 4.5                  | -    | 5.5               | V        |
| Supply Current                  | $I_{DD}$           | Internal oscillation or external clock. (V <sub>DD</sub> =5.0 V, fosc = 250 kHz) | -                    | 0.55 | 0.8               | mA       |
| Input Voltage (1)               | $V_{\rm IH1}$      | -                                                                                | 2.5                  | -    | $V_{\mathrm{DD}}$ | V        |
| (except OSC1)                   | $V_{\rm IL1}$      | -                                                                                | -0.3                 | -    | 0.6               | <b>'</b> |
| Input Voltage (2)               | $V_{IH2}$          | -                                                                                | V <sub>DD</sub> -1.0 | -    | $V_{DD}$          | V        |
| (OSC1)                          | $V_{\rm IL2}$      | -                                                                                | -0.2                 | -    | 1.0               | *        |
| Output Voltage (1)              | $V_{OH1}$          | $I_{OH} = -0.205 \text{ mA}$                                                     | 2.4                  | -    | -                 | V        |
| (SDA)                           | V <sub>OL1</sub>   | $I_{OL}$ = 1.2 mA                                                                | -                    | -    | 0.4               | •        |
| Output Voltage (2)              | $V_{\mathrm{OH2}}$ | $I_O = -40 \text{ mA}$                                                           | $0.9V_{\mathrm{DD}}$ | -    | -                 | V        |
| (except SDA)                    | V <sub>OL2</sub>   | I <sub>O</sub> = 40 mA                                                           | -                    | -    | $0.1V_{DD}$       | <b>'</b> |
| Voltago Dron                    | $Vd_{COM}$         | I <sub>O</sub> =± 0.1 mA                                                         | -                    | -    | 1                 | V        |
| Voltage Drop                    | Vd <sub>SEG</sub>  | 10-± 0.1 IIIA                                                                    | -                    | -    | 1                 | ·        |
| Input Leakage<br>Current        | $I_{IKG}$          | $V_{IN}=0 V \text{ to } V_{DD}$                                                  | -1                   | -    | 1                 | uA       |
| Input Low Current               | $I_{IL}$           | V <sub>IN</sub> = 0 V, V <sub>DD</sub> = 5 V (PULL UP)                           | -50                  | -125 | -250              | 7,2 2    |
| Internal Clock<br>(external Rf) | $f_{ m OSC1}$      | Rf = 91 k $\Omega$ ± 2% ( $V_{DD}$ = 5 V)                                        | 190                  | 270  | 350               | kHz      |
|                                 | $f_{OSC}$          |                                                                                  | 125                  | 270  | 410               | kHz      |
| External Clock                  | duty               | -                                                                                | 45                   | 50   | 55                | %        |
|                                 | $t_R, t_F$         |                                                                                  | -                    | -    | 0.2               | ms       |
| COM ON resistance               | R <sub>COM</sub>   | $I_{O} = \pm 50 \text{uA}, V_{LCD} = 4.0 \text{V}$<br>COM1 - COM16               |                      |      | 20                | ΚΩ       |
| SEG ON resistance               | $R_{SEG}$          | $I_O = \pm 50$ uA, $V_{LCD} = 4.0$ V<br>SEG1 - SEG40                             |                      |      | 30                | 1132     |
| LCD Driving<br>Voltage          | $V_{LCD}$          | V <sub>DD</sub> -V <sub>5</sub> (1/5, 1/4 Bias)                                  | 3.0                  | -    | 11.0              | V        |

## 3.2.2. DC Characteristic ( $V_{DD}$ =2.7V ~ 4.5V, Ta = -30 ~ +85 $\square$ )

| Characteristic    | Symbol        | Condition                                                                  | Min.        | Тур. | Max.              | Unit |
|-------------------|---------------|----------------------------------------------------------------------------|-------------|------|-------------------|------|
| Operating Voltage | $V_{DD}$      | -                                                                          | 2.7         | -    | 4.5               | V    |
| Supply Current    | $I_{DD}$      | Internal oscillation or external clock. ( $V_{DD}$ =3.0 V, fosc = 250 kHz) | -           | 0.2  | 0.4               | mA   |
| Input Voltage (1) | $V_{\rm IH1}$ | -                                                                          | $0.7V_{DD}$ | -    | $V_{DD}$          | V    |
| (except OSC1)     | $V_{IL1}$     | -                                                                          | -0.3        | -    | 0.55              | v    |
| Input Voltage (2) | $V_{IH2}$     | -                                                                          | $0.7V_{DD}$ | -    | $V_{\mathrm{DD}}$ | V    |
| (OSC1)            | $V_{IL2}$     | -                                                                          | -           | -    | $0.2V_{DD}$       | v    |

6/30



# Wuxi I-CORE Electronics Co., Ltd. 733-11-I Number:AiP31068

Number:AiP31068-AX-BJ-153EN

| Output Voltage (1)              | $V_{\mathrm{OH1}}$ | I <sub>OH</sub> = -0.1 mA                                        | $0.75V_{DD}$         | -   | -                    | v   |
|---------------------------------|--------------------|------------------------------------------------------------------|----------------------|-----|----------------------|-----|
| (SDA)                           | $V_{OL1}$          | $I_{OL}$ = 0.1 mA                                                | -                    | -   | $0.2V_{\mathrm{DD}}$ | •   |
| Output Voltage (2)              | $V_{\mathrm{OH2}}$ | I <sub>O</sub> = -40 mA                                          | $0.8V_{\mathrm{DD}}$ | -   | -                    | v   |
| (except SDA)                    | $V_{\mathrm{OL2}}$ | $I_O=40 \text{ mA}$                                              | -                    | -   | $0.2V_{DD}$          | •   |
| Input Leakage Current           | $I_{IKG}$          | $V_{IN}=0 V \text{ to } V_{DD}$                                  | -1                   | -   | 1                    |     |
| Input Low Current               | $I_{\mathrm{IL}}$  | $V_{IN}=0 \text{ V}, V_{DD}=3 \text{ V} (PULL \text{ UP})$       | -10                  | -50 | -120                 | mA  |
| Internal Clock<br>(external Rf) | f <sub>OSC1</sub>  | $Rf = 75 \text{ k}\Omega \pm 2\% \text{ (V}_{DD} = 3 \text{ V)}$ | 190                  | 270 | 350                  | kHz |
|                                 | $f_{OSC2}$         |                                                                  | 125                  | 270 | 410                  | kHz |
| External Clock                  | duty               | -                                                                | 45                   | 50  | 55                   | %   |
|                                 | $t_R$ , $t_F$      |                                                                  | -                    | -   | 0.2                  | ms  |
| COM ON resistance               | $R_{COM}$          | $I_O = \pm 50 uA, V_{LCD} = 4.0 V$<br>COM1 - COM16               |                      |     | 20                   | ΚΩ  |
| SEG ON resistance               | $R_{SEG}$          | $I_O = \pm 50$ uA, $V_{LCD} = 4.0$ V<br>SEG1 - SEG40             |                      |     | 30                   | 132 |
| LCD Driving Voltage             | $V_{LCD}$          | V <sub>DD</sub> -V5 (1/5, 1/4 Bias)                              | 3.0                  | -   | 9.0                  | V   |

## **LCD Driving Voltage:**

| Power | Duty              | 1/8, 1/11 Duty          | 1/16 Duty                                 |  |
|-------|-------------------|-------------------------|-------------------------------------------|--|
| rowei | Bias              | 1/4 Bias                | 1/5 Bias                                  |  |
|       | $V_{\mathrm{DD}}$ | $V_{DD}$                | $ m V_{DD}$                               |  |
|       | V1                | $V_{DD}$ - $V_{LCD}$ /4 | $V_{\mathrm{DD}}$ - $V_{\mathrm{LCD}}$ /5 |  |
|       | V2                | $V_{DD}$ - $V_{LCD}$ /2 | $V_{DD}$ - $2V_{LCD}$ / $5$               |  |
|       | V3                | $V_{DD}$ - $V_{LCD}$ /2 | $V_{DD}$ -3 $V_{LCD}$ /5                  |  |
|       | V4                | $V_{DD}$ - $3V_{LCD}/4$ | $V_{DD}$ - $4V_{LCD}/5$                   |  |
| V5    |                   | $V_{DD}$ - $V_{LCD}$    | $V_{ m DD}	ext{-}V_{ m LCD}$              |  |

## 3.2.3. AC Characteristics 1 ( $V_{DD} = 4.5 \text{V} \sim 5.5 \text{V}$ , Ta = -30 $\sim +85 \square$ )

| Characteristic         | Symbol             | Condition                   | Min. | Тур. | Max. | Unit |
|------------------------|--------------------|-----------------------------|------|------|------|------|
| SCL Cycle Time         | t <sub>SCYC</sub>  |                             | 100  | -    | -    |      |
| SCL Pulse Width (High) | $t_{ m SHW}$       | W. i. M. l.                 | 20   | -    | -    |      |
| SCL Pulse Width (Low)  | $t_{ m SLW}$       |                             | 160  | -    | -    |      |
| SCL Rise / Fall Time   | $t_r, t_f$         | Write Mode (Refer to Fig-1) | -    | -    | 20   | ns   |
| Data Setup Time        | $t_{SDS}$          | (Refer to Fig. 1)           | 10   | -    | -    |      |
| Data Hold Time         | $t_{\mathrm{SDH}}$ |                             | 10   | -    | -    |      |
| SCL Cycle Time         | t <sub>SCYC</sub>  |                             | 20   | -    | -    |      |



# Wuxi I-CORE Electronics Co., Ltd. 733-11-I Number:AiP31068

Number:AiP31068-AX-BJ-153EN

| SCL Pulse Width (High)   | $t_{ m SHW}$          |                  | 350 | - | -   |    |
|--------------------------|-----------------------|------------------|-----|---|-----|----|
| SCL Frequency            | $f_{SCLK}$            |                  | -   | - | 400 |    |
| SCL Pulse Width (High)   | $t_{ m SHW}$          |                  | 0.6 | - | -   |    |
| SCL Pulse Width (Low)    | $t_{ m SLW}$          |                  | 1.3 | - | -   |    |
| Data Setup Time          | $t_{\mathrm{SU:DAT}}$ |                  | 100 | - | -   |    |
| Data Hold Time           | t <sub>HD:DAT</sub>   | Read Mode        | 0   | - | 0.9 |    |
| SCL/SDA Rise / Fall Time | $t_r,t_f$             | (Refer to Fig-2) | 20  | - | 300 | ns |
| START Setup Time         | t <sub>SU:STA</sub>   |                  | 0.6 | - | -   |    |
| START Hold Time          | t <sub>HD:STA</sub>   |                  | 0.6 | - | -   |    |
| STOPSetup Time           | t <sub>SU:STO</sub>   |                  | 0.6 | - | -   |    |
| STOP-START Time          | $t_{ m BUF}$          |                  | 1.3 | - | -   |    |

## **3.2.4.** AC Characteristics 2 ( $V_{DD}$ =2.7V ~ 4.5V, Ta = -30 ~ +85 $\square$ )

| Characteristic                | Symbol              | Condition                   | Min. | Тур. | Max. | Unit |
|-------------------------------|---------------------|-----------------------------|------|------|------|------|
| SCL Cycle Time                | $t_{SCYC}$          |                             | 200  | -    | -    |      |
| SCL Pulse Width (High)        | $t_{ m SHW}$        |                             | 20   | -    | -    |      |
| SCL Pulse Width (Low)         | $t_{\rm SLW}$       | Write Mode (Refer to Fig-1) | 160  | -    | -    |      |
| SCL Rise / Fall Time          | $t_r, t_f$          |                             | -    | -    | 20   | na   |
| Data Setup Time               | $t_{\rm SDS}$       | (Refer to Fig-1)            | 10   | -    | -    | ns   |
| Data Hold Time                | $t_{\mathrm{SDH}}$  |                             | 10   | -    | -    |      |
| SCL Cycle Time                | t <sub>SCYC</sub>   |                             | 20   | -    | -    |      |
| SCL Pulse Width (High)        | $t_{\mathrm{SHW}}$  |                             | 200  | -    | -    |      |
| SCL Frequency                 | $f_{SCLK}$          |                             | -    | -    | 400  | KHZ  |
| SCL Pulse Width (High)        | $t_{ m SHW}$        |                             | 0.6  | -    | -    | - us |
| SCL Pulse Width (Low)         | $t_{ m SLW}$        |                             | 1.3  | -    | -    |      |
| Data Setup Time               | $t_{SU:DAT}$        |                             | 180  | -    | -    | ns   |
| Data Hold Time                | t <sub>HD:DAT</sub> | Read Mode                   | 0    | -    | 0.9  | us   |
| SCL/SDA Rise / Fall Time      | $t_r, t_f$          | (Refer to Fig-2)            | 20   | -    | 300  | ns   |
| START Setup Time              | t <sub>SU:STA</sub> |                             | 0.6  | -    | -    | us   |
| START Hold Time               | t <sub>HD:STA</sub> |                             | 0.6  | -    | -    | us   |
| STOPSetup Time                | t <sub>SU:STO</sub> |                             | 0.6  | -    | -    | us   |
| STOP-START Time               | $t_{ m BUF}$        |                             | 1.3  | -    | -    | us   |
| Clock Pulse Width (High, Low) | $t_{\rm c}$         | Interface Mode with         | 800  | -    | -    |      |
| Clock Rise / Fall Time        | $t_R, t_F$          | Extension Driver            | -    | -    | 25   | ns   |
| Clock Setup Time              | $t_{su1}$           | (Refer to Fig-3)            | 500  | -    | -    |      |

733-11-I

Number:AiP31068-AX-BJ-153EN

| Data Setup Time | $t_{su2}$         | 300   | - | -    |  |
|-----------------|-------------------|-------|---|------|--|
| Data Hold Time  | $t_{\mathrm{DH}}$ | 300   | - | -    |  |
| M Delay Time    | $t_{\rm DM}$      | -1000 | - | 1000 |  |

## 4. Testing Circuit

## 4.1. AC Testing Circuit



Figure 1 . Timing Diagram of 3-lines interface



Figure 2. Timing Diagram of 2-lines interface



Figure 3 . Interface Mode with Extension Driver

Number:AiP31068-AX-BJ-153EN

#### 5, FUNCTION DESCRIPTION

#### 5.1. System Interface

AiP31068 has two types of interface with a MPU, which are 3-lines serial interface and 2-lines serial interface. The interface is determined by PSB pin.

| PSB pin | Interface type           | Used pins   |
|---------|--------------------------|-------------|
| L       | 3-lines serial interface | CSB、SCK、SDA |
| Н       | 2-lines serial interface | SCK、SDA     |

#### 5.1.1, 3-lines serial interface

The 3-lines serial interface (9-bit) uses three pins(CSB、SDA、SCK) to enter commands and data. Timing sequence is shown below.

Transfer command mode:



Note: 1、the RS bit defines whether the following data bytes are interpreted as COMMAND or as DATA: When RS is "low", the following data is COMMAND. When RS is "high", the following data is DATA.

2. The serial interface don't read the Flag(BF), thus it must be waiting enough execution time between the two instructions.(Refer to Table 4).

#### 5.1.2, 2-lines serial interface

The 2-lines are a Serial Data line (SDA) and a Serial Clock line (SCK). Both lines must be connected with a pull-up resistor which drives SDA and SCK to high when the bus is not busy. Data transfer can be initiated only when the bus is not busy.

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse because changes of SDA line at this time will be interpreted as START or STOP. Bit transfer is illustrated in below Figure.



Both SDA and SCK lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of

Number:AiP31068-AX-BJ-153EN

SDA, while SCK is HIGH is defined as the START condition (S). A LOW-to-HIGH transition of SDA while SCK is HIGH is defined as the STOP condition (P). The START and STOP conditions are illustrated in below Figure.



#### Acknowledge condition:

Each byte of eight bits is followed by an acknowledge-bit. The acknowledge-bit is a LOW signal put on SDA by the transmitter during the time when the MPU generates an extra acknowledge-related clock pulse. The AIP31086L receiver which is addressed must generate an acknowledge-bit after the reception of each byte. A MPU receiver must also generate an acknowledge-bit after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull-down the SDA line during the acknowledge-clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge-related clock pulse (set-up and hold times must be taken into consideration). A MPU receiver must signal an end-of-data to the AIP31086L transmitter by not generating a acknowledge-bit on the last byte that has been clocked out of the AIP31086L. In this event the transmitter must leave the data line HIGH to enable the MPU to generate a STOP condition. Acknowledgement on the 2-lines serial interface is illustrated in below Figure.



Number: AiP31068-AX-BJ-153EN

## **2-lines serial interface protocol:**

#### Write Mode (R/W="0")



|    | 0   | Last control byte. Only a stream of data bytes is allowed to follow. |
|----|-----|----------------------------------------------------------------------|
| Со | ) 0 | This stream may only be terminated by a STOP or RE-START condition.  |
|    | 1   | Another control byte will follow the data byte.                      |

- Note: 1, the RS bit defines whether the following data bytes are interpreted as COMMAND or as DATA: When RS is "low", the following data is COMMAND. When RS is "high", the following data is DATA.
  - 2. The serial interface don't read the Flag(BF), thus it must be waiting enough execution time between the two instructions.(Refer to Table 4).

During write operation, two 8-bit registers are used. One is the data register (DR), and the other is the instruction register (IR).

The data register (DR) is used as a temporary data storage place for being written into DDRAM/CGRAM. The target RAM is selected by RAM address setting instruction. Each internal operation, writing into RAM, is done automatically. Thus, after MPU writes data to DR, the data in DR is transferred into DDRAM/CGRAM automatically.

The Instruction register(IR) is used only to store instruction codes transferred from MPU. MPU cannot use it to read instruction data. To select a register, you can use RS input pin.

Various kinds of Operations according to RS bits:

| RS | Operation                                                         |
|----|-------------------------------------------------------------------|
| L  | Instruction Write operation (MPU writes Instruction code into IR) |
| Н  | Data Write operation (MPU writes data into DR)                    |

#### Busy Flag (BF)

BF = "High", indicates that the internal operation is being processed. So during this time the next instruction cannot be accepted. Before executing the next instruction, be sure that BF is not "High".

#### Address Counter (AC)

The address Counter (AC) stores DDRAM/CGRAM addresses, transferred from IR. After writing into DDRAM/CGRAM, AC is automatically increased (decreased) by 1.

#### Display Data RAM (DDRAM)

DDRAM stores display data of maximum 80×8 bits (80 characters). DDRAM address is set in the

Address: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China http://www.i-core. cn P.C: 214072 VER: 2013-03-A3

Number:AiP31068-AX-BJ-153EN

address counter(AC) as a hexadecimal number (Refer to Fig-4.)

| MSB |     |     |     |     |     | LSB |  |
|-----|-----|-----|-----|-----|-----|-----|--|
| AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |  |

Figure 4 . DDRAM Address

#### 1) 1-line display

In case of 1-line display, the address range of DDRAM is00H~4FH.

An extension driver will be used. Fig-5 shows the example with 40 segment extension driver added.



Figure 5 . 1-line × 24 char. display with 40 SEG. extension driver

#### 2) 2-line display

In case of 2-line display, the address range of DDRAM is  $00H\sim27H$  and  $40H\sim67H$ .

An extension driver will be used. Fig-6 shows the example with 40 segment extension driver added.



Figure 6 . 2-line × 24 char. display with 40 SEG. extension driver

#### • CGROM(Character Generator ROM)

CGROM has a 5×8 dots 192 characters pattern and a 5×11 dots 64 characters pattern.

Address: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China
http://www.i-core. cn
P.C: 214072
VER: 2013-03-A3



733-11-I Number: AiP31068-AX-BJ-153EN

#### • CGRAM(Character Generator RAM)

CGRAM has up to 5×8 dots 8 characters or 5×11 dots 4 characters. By writing font data to CGRAM, user defined characters can be used (Refer to Table 1)

#### • Timing Generation Circuit

Timing generation circuit generates clock signals for the internal operations.

#### • LCD Driver Circuit

LCD Driver circuit has 16 common and 40 segment signals for LCD driving. Data from CGRAM/CGROM is transferred to a 40-bit segment latch serially, and then is stored to 40-bit shift latch. When each common is selected by 16-bit common register, segment data is also output through segment driver from a 40-bit segment latch. In case of 1-line display mode, COM1 to COM8 have 1/8 duty or COM1 to COM11 have 1/11 duty, and in 2-line mode, COM1 to COM16 have a 1/16 duty ratio.

#### • Cursor/Blink Control Circuit

It controls the cursor/blink ON/OFF at cursor position.

Table 1. Relationship between Character Code (DDRAM) and Character Pattern (CGRAM)

|    |    | C  | haract | er Coc      | le |    |    |    |    |    | 1 addre |    |    |    |    |    |    | M Dat |    |    |    | Pattern<br>number |
|----|----|----|--------|-------------|----|----|----|----|----|----|---------|----|----|----|----|----|----|-------|----|----|----|-------------------|
| D7 | D6 | D5 | D4     | D3          | D2 | D1 | D0 | A5 | A4 | A3 | A2      | A1 | A0 | P7 | P6 | P5 | P4 | P3    | P2 | P1 | P0 | патьст            |
|    |    |    |        |             |    |    |    |    |    |    | 0       | 0  | 0  |    |    |    | 0  | 1     | 1  | 1  | 0  |                   |
|    |    |    |        |             |    |    |    |    |    |    | 0       | 0  | 1  |    |    |    | 0  | 0     | 1  | 0  | 0  |                   |
|    |    |    |        |             |    |    |    |    |    |    | 0       | 1  | 0  |    |    |    | 0  | 0     | 1  | 0  | 0  |                   |
| 0  | 0  | 0  | 0      | ×           | 0  | 0  | 0  | 0  | 0  | 0  | 0       | 1  | 1  | ×  | ×  | ×  | 0  | 0     | 1  | 0  | 0  | pattern1          |
|    |    |    |        |             |    | Ĭ  |    |    | Ň  |    | 1       | 0  | 0  |    |    |    | 0  | 0     | 1  | 0  | 0  | patterni          |
|    |    |    |        |             |    |    |    |    |    |    | 1       | 0  | 1  |    |    |    | 0  | 0     | 1  | 0  | 0  |                   |
|    |    |    |        |             |    |    |    |    |    |    | 1       | 1  | 0  |    |    |    | 0  | 1     | 1  | 1  | 0  |                   |
|    |    |    |        |             |    |    |    |    |    |    | 1       | 1  | 1  |    |    |    | 0  | 0     | 0  | 0  | 0  |                   |
|    |    |    |        |             |    |    |    |    |    |    | 0       | 0  | 0  |    |    |    | 0  | 1     | 1  | 1  | 0  |                   |
|    |    |    |        |             |    |    |    |    |    |    | 0       | 0  | 1  |    |    |    | 1  | 0     | 0  | 0  | 1  |                   |
|    |    |    |        |             |    |    |    |    |    |    | 0       | 1  | 0  |    |    |    | 1  | 0     | 0  | 0  | 0  |                   |
| 0  | 0  | 0  | 0      | ×           | 0  | 0  | 1  | 0  | 0  | 1  | 0       | 1  | 1  | ×  | ×  | ×  | 1  | 0     | 0  | 0  | 0  | pattern2          |
|    |    |    |        |             |    |    |    |    |    |    | 1       | 0  | 0  |    |    |    | 1  | 0     | 0  | 0  | 0  | •                 |
|    |    |    |        |             |    |    |    |    |    |    | 1       | 0  | 1  |    |    |    | 1  | 0     | 0  | 0  | 1  |                   |
|    |    |    |        |             |    |    |    |    |    |    | 1       | 1  | 0  |    |    |    | 0  | 1     | 1  | 1  | 0  |                   |
|    |    |    |        |             |    |    |    |    |    |    | 1       | 1  | 1  |    |    |    | 0  | 0     | 0  | 0  | 0  |                   |
|    |    |    | ,      | k<br>k<br>k |    |    |    |    |    | :  | * * *   |    |    |    |    |    | 2  | * * * |    |    |    |                   |
|    |    |    |        |             |    |    |    |    |    |    | 0       | 0  | 0  |    |    |    | 1  | 1     | 1  | 1  | 1  |                   |
|    |    |    |        |             |    |    |    |    |    |    | 0       | 0  | 1  |    |    |    | 1  | 0     | 0  | 0  | 0  |                   |
|    |    |    |        |             |    |    |    |    |    |    | 0       | 1  | 0  |    |    |    | 1  | 0     | 0  | 0  | 0  |                   |
|    |    |    |        |             |    |    |    |    |    |    | 0       | 1  | 1  |    |    |    | 1  | 1     | 1  | 1  | 0  |                   |
| 0  | 0  | 0  | 0      | ×           | 1  | 1  | 1  | 1  | 1  | 1  | 1       | 0  | 0  | ×  | ×  | ×  | 1  | 0     | 0  | 0  | 0  | pattern8          |
|    |    |    |        |             |    |    |    |    |    |    | 1       | 0  | 1  |    |    |    | 1  | 0     | 0  | 0  | 1  |                   |
|    |    |    |        |             |    |    |    |    |    |    | 1       | 1  | 0  |    |    |    | 1  | 1     | 1  | 1  | 0  |                   |
|    |    |    |        |             |    |    |    |    |    |    | 1       | 1  | 1  |    |    |    | 0  | 0     | 0  | 0  | 0  |                   |

Address: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China
http://www.i-core. cn
P.C: 214072
VER: 2013-03-A3



Number:AiP31068-AX-BJ-153EN

15/30

|    |     |    | Charact<br>DDRA |    |    |    |    |    | С  | GRAM                                                     | 1 addre                                        | ess                                                           |                                                |    |    | (  | GRA                                  | M Dat                                     | a                                         |                                      |                                 | Pattern  |
|----|-----|----|-----------------|----|----|----|----|----|----|----------------------------------------------------------|------------------------------------------------|---------------------------------------------------------------|------------------------------------------------|----|----|----|--------------------------------------|-------------------------------------------|-------------------------------------------|--------------------------------------|---------------------------------|----------|
| D7 | D6  | D5 | D4              | D3 | D2 | D1 | D0 | A5 | A4 | A3                                                       | A2                                             | Al                                                            | A0                                             | P7 | P6 | P5 | P4                                   | Р3                                        | P2                                        | P1                                   | P0                              | number   |
|    |     |    |                 |    |    |    |    |    |    | 0                                                        | 0                                              | 0                                                             | 0                                              |    |    |    | 0                                    | 0                                         | 1                                         | 0                                    | 0                               |          |
|    |     |    |                 |    |    |    |    |    |    | 0                                                        | 0                                              | 0                                                             | 1                                              |    |    |    | 0                                    | 0                                         | 1                                         | 0                                    | 0                               |          |
|    |     |    |                 |    |    |    |    |    |    | 0                                                        | 0                                              | 1                                                             | 0                                              |    |    |    | 1                                    | 1                                         | 1                                         | 1                                    | 1                               |          |
|    |     |    |                 |    |    |    |    |    |    | 0                                                        | 0                                              | 1                                                             | 1                                              |    |    |    | 1                                    | 0                                         | 1                                         | 0                                    | 1                               |          |
|    |     |    |                 |    |    |    |    |    |    | 0                                                        | 1                                              | 0                                                             | 0                                              |    |    |    | 1                                    | 0                                         | 1                                         | 0                                    | 1                               |          |
|    |     |    |                 |    |    |    |    |    |    | 0                                                        | 1                                              | 0                                                             | 1                                              | ×  | ×  | ×  | 1                                    | 1                                         | 1                                         | 1                                    | 1                               |          |
|    |     |    |                 |    |    |    |    |    |    | 0                                                        | 1                                              | 1                                                             | 0                                              |    |    |    | 0                                    | 0                                         | 1                                         | 0                                    | 0                               |          |
| 0  | 0   | 0  | 0               | ×  | 0  | 0  | ×  | 0  | 0  | 0                                                        | 1                                              | 1                                                             | 1                                              | ļ  |    |    | 0                                    | 0                                         | 1                                         | 0                                    | 0                               | pattern1 |
|    |     |    |                 |    |    |    |    |    |    | 1                                                        | 0                                              | 0                                                             | 0                                              |    |    |    | 0                                    | 0                                         | 1                                         | 0                                    | 0                               | P        |
|    |     |    |                 |    |    |    |    |    |    | 1                                                        | 0                                              | 0                                                             | 1                                              |    |    |    | 0                                    | 0                                         | 1                                         | 0                                    | 0                               |          |
|    |     |    |                 |    |    |    |    |    |    | 1                                                        | 0                                              | 1                                                             | 0                                              |    |    |    | 0                                    | 0                                         | 0                                         | 0                                    | 0                               |          |
|    |     |    |                 |    |    |    |    |    |    | 1                                                        | 0                                              | 1                                                             | 1                                              |    |    |    |                                      |                                           |                                           |                                      |                                 |          |
|    |     |    |                 |    |    |    |    |    |    | 1                                                        | 1                                              | 0                                                             | 0                                              |    |    |    |                                      |                                           |                                           |                                      |                                 |          |
|    |     |    |                 |    |    |    |    |    |    | 1                                                        | 1                                              | 0                                                             | 1                                              | ×  | ×  | ×  | ×                                    | ×                                         | ×                                         | ×                                    | ×                               |          |
|    |     |    |                 |    |    |    |    |    |    | 1                                                        | 1                                              | 1                                                             | 0                                              |    |    |    |                                      |                                           |                                           |                                      |                                 |          |
|    |     |    |                 | *  |    |    |    |    |    | 1 ,                                                      | 1                                              | 1                                                             | 1                                              |    |    |    | ,                                    | k                                         |                                           |                                      |                                 |          |
|    |     |    | :               | *  |    |    |    |    |    | ,                                                        | k                                              |                                                               |                                                |    |    |    | ,                                    | r<br>k                                    |                                           |                                      |                                 |          |
|    |     |    | :               | *  |    |    |    |    |    | ,                                                        |                                                |                                                               |                                                |    |    |    | ,                                    | k<br>k                                    |                                           |                                      |                                 |          |
|    | т - |    |                 |    |    |    |    |    |    | _                                                        | 0                                              | 0                                                             |                                                |    |    |    |                                      |                                           |                                           |                                      |                                 |          |
|    |     |    |                 |    |    |    |    |    |    | 0                                                        | U                                              | U                                                             | 0                                              |    |    |    | 0                                    | 0                                         | 1                                         | 0                                    | 0                               |          |
|    |     |    |                 |    |    |    |    |    |    | 0                                                        | 0                                              | 0                                                             | 1                                              |    |    |    | 0                                    | 0                                         | 1                                         | 0                                    | 0                               |          |
|    |     |    |                 |    |    |    |    |    |    |                                                          |                                                |                                                               |                                                |    |    |    |                                      |                                           |                                           |                                      | _                               |          |
|    |     |    |                 |    |    |    |    |    |    | 0                                                        | 0                                              | 0                                                             | 1                                              |    |    |    | 0                                    | 0                                         | 1                                         | 0                                    | 0                               |          |
|    |     |    |                 |    |    |    |    |    |    | 0                                                        | 0                                              | 0                                                             | 1                                              |    |    |    | 0                                    | 0                                         | 1                                         | 0                                    | 0                               |          |
|    |     |    |                 |    |    |    |    |    |    | 0 0 0                                                    | 0 0 0                                          | 0<br>1<br>1                                                   | 1<br>0<br>1                                    | ×  | ×  | ×  | 0 1 1                                | 0 1 0                                     | 1 1 1                                     | 0 1 0                                | 0 1 1                           |          |
|    |     |    |                 |    |    |    |    |    |    | 0<br>0<br>0                                              | 0<br>0<br>0                                    | 0<br>1<br>1<br>0                                              | 1<br>0<br>1<br>0                               | ×  | ×  | ×  | 0<br>1<br>1<br>1                     | 0<br>1<br>0<br>0                          | 1<br>1<br>1                               | 0<br>1<br>0                          | 0<br>1<br>1<br>1                |          |
| 0  | 0   | 0  | 0               | ×  | -  | -  | ×  | 1  | 1  | 0<br>0<br>0<br>0                                         | 0<br>0<br>0<br>1                               | 0<br>1<br>1<br>0<br>0                                         | 1<br>0<br>1<br>0                               | ×  | ×  | ×  | 0<br>1<br>1<br>1<br>1                | 0<br>1<br>0<br>0                          | 1<br>1<br>1<br>1                          | 0<br>1<br>0<br>0                     | 0<br>1<br>1<br>1                | nattern4 |
| 0  | 0   | 0  | 0               | ×  | 1  | 1  | ×  | 1  | 1  | 0<br>0<br>0<br>0<br>0                                    | 0<br>0<br>0<br>1<br>1<br>1<br>1<br>0           | 0<br>1<br>1<br>0<br>0<br>1<br>1                               | 1<br>0<br>1<br>0<br>1                          | ×  | ×  | ×  | 0<br>1<br>1<br>1<br>1<br>0<br>0      | 0<br>1<br>0<br>0<br>1<br>0<br>0           | 1<br>1<br>1<br>1<br>1                     | 0<br>1<br>0<br>0<br>1<br>0<br>0      | 0<br>1<br>1<br>1<br>1<br>0      | pattern4 |
| 0  | 0   | 0  | 0               | ×  | _  | 1  | ×  | 1  | 1  | 0<br>0<br>0<br>0<br>0<br>0                               | 0<br>0<br>0<br>1<br>1<br>1<br>1<br>0           | 0<br>1<br>1<br>0<br>0<br>1                                    | 1<br>0<br>1<br>0<br>1<br>0<br>1                | ×  | ×  | ×  | 0<br>1<br>1<br>1<br>1<br>0<br>0      | 0<br>1<br>0<br>0<br>1<br>0<br>0<br>0      | 1<br>1<br>1<br>1<br>1<br>1<br>1<br>1      | 0<br>1<br>0<br>0<br>1<br>0<br>0<br>0 | 0<br>1<br>1<br>1<br>0<br>0<br>0 | pattern4 |
| 0  | 0   | 0  | 0               | ×  |    |    | ×  |    | 1  | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1                | 0<br>0<br>1<br>1<br>1<br>1<br>0<br>0           | 0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0                     | 1<br>0<br>1<br>0<br>1<br>0<br>1<br>0           | ×  | ×  | ×  | 0<br>1<br>1<br>1<br>1<br>0<br>0      | 0<br>1<br>0<br>0<br>1<br>0<br>0           | 1<br>1<br>1<br>1<br>1<br>1<br>1           | 0<br>1<br>0<br>0<br>1<br>0<br>0      | 0<br>1<br>1<br>1<br>1<br>0<br>0 | pattern4 |
| 0  | 0   | 0  | 0               | ×  |    |    | ×  |    | 1  | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>1           | 0<br>0<br>0<br>1<br>1<br>1<br>1<br>0<br>0      | 0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1           | 1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1      | ×  | ×  | ×  | 0<br>1<br>1<br>1<br>1<br>0<br>0      | 0<br>1<br>0<br>0<br>1<br>0<br>0<br>0      | 1<br>1<br>1<br>1<br>1<br>1<br>1<br>1      | 0<br>1<br>0<br>0<br>1<br>0<br>0<br>0 | 0<br>1<br>1<br>1<br>0<br>0<br>0 | pattern4 |
| 0  | 0   | 0  | 0               | ×  |    |    | ×  |    |    | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1      | 0<br>0<br>0<br>1<br>1<br>1<br>1<br>0<br>0<br>0 | 0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>1<br>0 | 1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0 |    |    |    | 0<br>1<br>1<br>1<br>0<br>0<br>0<br>0 | 0<br>1<br>0<br>0<br>1<br>0<br>0<br>0<br>0 | 1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>0 | 0<br>1<br>0<br>0<br>1<br>0<br>0<br>0 | 0<br>1<br>1<br>1<br>0<br>0<br>0 | pattern4 |
| 0  | 0   | 0  | 0               | ×  |    |    | ×  |    | 1  | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>1<br>1<br>1<br>1<br>0<br>0<br>0 | 0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0      | 1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0 | ×  | ×  | ×  | 0<br>1<br>1<br>1<br>1<br>0<br>0      | 0<br>1<br>0<br>0<br>1<br>0<br>0<br>0      | 1<br>1<br>1<br>1<br>1<br>1<br>1<br>1      | 0<br>1<br>0<br>0<br>1<br>0<br>0<br>0 | 0<br>1<br>1<br>1<br>0<br>0<br>0 | pattern4 |
| 0  | 0   | 0  | 0               | ×  | 1  |    | ×  |    | 1  | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1      | 0<br>0<br>0<br>1<br>1<br>1<br>1<br>0<br>0<br>0 | 0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>1<br>0 | 1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0 |    |    |    | 0<br>1<br>1<br>1<br>0<br>0<br>0<br>0 | 0<br>1<br>0<br>0<br>1<br>0<br>0<br>0<br>0 | 1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>0 | 0<br>1<br>0<br>0<br>1<br>0<br>0<br>0 | 0<br>1<br>1<br>1<br>0<br>0<br>0 | pattern4 |

#### 5.2, INSTRUCTION DESCRIPTION

To overcome the speed difference between the internal clock of AiP31068 and the MPU clock, AiP31068 performs internal operations by storing control information to IR or DR. The internal operation is determined according to the signal from MPU, composed of read/write and data bus (Refer to Table 3).

Instructions can be divided largely into four groups:

- 1) AiP31068 function set instructions (set display methods, set data length, etc.)
- 2) address set instructions to internal RAM
- 3) data transfer instructions with internal RAM
- 4) others

The address of the internal RAM is automatically increased or decreased by 1.



Number: AiP31068-AX-BJ-153EN

Note: Before internal operation, must wait enough time until Busy Flag is "LOW".

#### 1) Clear Display

| RS | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |

Clear all the display data by writing "20H" (space code) to all DDRAM address, and set DDRAM address to "00H" into AC (address counter). Return cursor to the original status, namely, bring the cursor to the left edge on the first line of the display. Make the entry mode increment (I/D = "High").

#### 2) Return Home

| Ī | RS | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---|----|----|----|----|----|----|----|----|----|
| ĺ | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | -  |

Return Home is cursor return home instruction. Set DDRAM address to "00H" into the address counter. Return cursor to its original site and return display to its original status, if shifted.

Contents of DDRAM does not change.

#### 3) Entry Mode Set

| Ī | RS | D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0 |
|---|----|----|----|----|----|----|----|-----|----|
| Ī | 0  | 0  | 0  | 0  | 0  | 0  | 1  | I/D | SH |

Set the moving direction of cursor and display.

I/D: Increment / decrement of DDRAM address (cursor or blink)

When I/D = "High", cursor/blink moves to right and DDRAM address is increased by 1.

When I/D = "Low", cursor/blink moves to left and DDRAM address is decreased by 1.

\* CGRAM operates the same way as DDRAM, when reading from or writing to CGRAM.

SH: Shift of entire display

When DDRAM read (CGRAM read/write) operation or SH = "Low", shifting of entire display is not performed. If SH = "High" and DDRAM write operation, shift of entire display is performed according to I/D value (I/D = "High": shift left, I/D = "Low": shift right).

#### 4) Display ON/OFF Control

| Ī | RS | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---|----|----|----|----|----|----|----|----|----|
| Ī | 0  | 0  | 0  | 0  | 0  | 1  | D  | С  | В  |

Control display/cursor/blink ON/OFF 1 bit register.

#### D: Display ON/OFF control bit

When D = "High", entire display is turned on.

When D = "Low", display is turned off, but display data remains in DDRAM.

#### C: Cursor ON/OFF control bit

When C ="High", cursor is turned on.

When C = "Low", cursor is disappeared in current display, but I/D register preserves its data.

#### B: Cursor Blink ON/OFF control bit

When B = "High", cursor blink is on, which performs alternately between all the "High" data and display characters at the cursor position.

When B = "Low", blink is off.

Number:AiP31068-AX-BJ-153EN

## 5) Cursor or Display Shift

| RS | D7 | D6 | D5 | D4 | D3  | D2  | D1 | D0 |
|----|----|----|----|----|-----|-----|----|----|
| 0  | 0  | 0  | 0  | 1  | S/C | R/L | -  | -  |

Shifting of right/left cursor position or display without writing or reading of display data. This instruction is used to correct or search display data. (Refer to Table 2) During 2-line mode display, cursor moves to the 2nd line after the 40th digit of the 1st line.

Note that display shift is performed simultaneously in all the lines. When displayed data is shifted repeatedly, each line is shifted individually. When display shift is performed, the contents of the address counter are not changed.

Table 2. Shift Patterns According to S/C and R/L Bits

| S/C | R/L | Operation                                                                 |
|-----|-----|---------------------------------------------------------------------------|
| 0   | 0   | Shift cursor to the left, AC is decreased by 1                            |
| 0   | 1   | Shift cursor to the right, AC is increased by 1                           |
| 1   | 0   | Shift all the display to the left, cursor moves according to the display  |
| 1   | 1   | Shift all the display to the right, cursor moves according to the display |

#### 6) Function Set

| RS | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 1  | -  | N  | F  | -  | -  |

## N: Display line number control bit

When N = ``Low'', 1-line display mode is set.

When N = "High", 2-line display mode is set.

#### F: Display font type control bit

When F = ``Low'',  $5 \times 8$  dots format display mode is set.

When  $F = \text{"High"}, 5 \times 11 \text{ dots format display mode.}$ 

#### 7) Set CGRAM Address

| RS | D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  |
|----|----|----|-----|-----|-----|-----|-----|-----|
| 0  | 0  | 1  | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

Set CGRAM address to AC. This instruction makes CGRAM data available from MPU.

#### 8) Set DDRAM Address

| R | 2S | D7 | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|---|----|----|-----|-----|-----|-----|-----|-----|-----|
| ( | 0  | 1  | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

Set DDRAM address to AC. This instruction makes DDRAM data available from MPU.

When 1-line display mode (N = Low), DDRAM address is from "00H" to "4FH". In 2-line display mode (N = High), DDRAM address in the 1st line is from "00H" to "27H", and DDRAM address in the 2nd line is from "40H" to "67H".

Address: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China http://www.i-core. cn P.C: 214072 VER: 2013-03-A3



Number:AiP31068-AX-BJ-153EN

9) Write data to RAM

| Ī | RS | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---|----|----|----|----|----|----|----|----|----|
| I | 1  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

Write binary 8-bit data to DDRAM/CGRAM. The selection of RAM from DDRAM, and CGRAM, is set by the previous address set instruction (DRAM address set, CGRAM address set). RAM set instruction can also determine the AC direction to RAM. After write operation, the address is automatically increased/decreased by 1, according to the entry mode.

**Table 3. Instruction Table** 

| Instruction                   | RS | D7 | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Execution time fosc=270KHz | Description                                                                                                                      |  |  |
|-------------------------------|----|----|-----|-----|-----|-----|-----|-----|-----|----------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|
| Clear<br>Display              | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1.53ms                     | Write "20H" to DDRAM<br>and set DDRAM address<br>to "00H" from AC                                                                |  |  |
| Return<br>Home                | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 1   | -   | 1.53ms                     | Set DDRAM address to "00H" from AC and return cursor to its original position if shifted. The contents of DDRAM are not changed. |  |  |
| Entry<br>Mode Set             | 0  | 0  | 0   | 0   | 0   | 0   | 1   | I/D | SH  | 39us                       | Assign cursor moving direction and enable the shift of entire display                                                            |  |  |
| Display<br>ON/ OFF<br>Control | 0  | 0  | 0   | 0   | 0   | 1   | D   | С   | В   | 39us                       | Set display (D),<br>cursor(C), and blinking<br>of cursor(B) on/off<br>control bit.                                               |  |  |
| Cursor or<br>Display<br>Shift | 0  | 0  | 0   | 0   | 1   | S/C | R/L | -   | -   | 39us                       | Set cursor moving<br>and display shift<br>control bit, and the<br>direction, without<br>changing of DDRAM<br>data.               |  |  |
| Function<br>Set               | 0  | 0  | 0   | 1   | -   | N   | F   | -   | -   | 39us                       | Set numbers of display<br>line (N: 2-line/1-line)<br>and, display font type<br>(F:5x10 dots/5x8 dots)                            |  |  |
| Set<br>CGRAM<br>Address       | 0  | 0  | 1   | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | 39us                       | Set CGRAM address in address counter.                                                                                            |  |  |
| Set<br>DDRAM<br>Address       | 0  | 1  | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | 39us                       | Set DDRAM address in address counter                                                                                             |  |  |
| Write Data to RAM             | 1  | D7 | D6  | D5  | D4  | D3  | D2  | D1  | D0  | 43us                       | Write data into internal RAM (DDRAM/CGRAM).                                                                                      |  |  |

#### 5.3 INITIALIZING

When the power is turned on, AiP31068 is initialized automatically by power on reset circuit.

During the initialization, the following instructions are executed, and BF (Busy Flag) is kept "High" (busy state) to the end of initialization.

- (1) Display Clear instruction: Write "20H" to all DDRAM
- (2) Set Functions instruction:

N = "Low": 1-line display mode



Number:AiP31068-AX-BJ-153EN

733-11-I

 $F = \text{``Low''}: 5 \times 8 \text{ font type}$ 

(3) Control Display ON/OFF instruction:

D = "Low": Display OFF

C = "Low": Cursor OFF

B = "Low": Blink OFF

(4) Set Entry Mode instruction: I/D = "High": Increment by 1

SH = "Low": No entire display shift

#### 5.4、FRAME FREQUENCY

#### 1) 1/8 duty cycle



1-Line selection period = 400 clocks

1 Frame = $400 \times 8 \times 3.7 \mu s = 11850 \mu s = 11.9 \text{ ms}$  (1 clock= $3.7 \mu s$ , fosc=270 kHz)

Frame frequency = 1 / 11.9 ms = 84.4 Hz

## 2) 1/11 duty cycle



1-Line selection period = 400 clocks

1 Frame =  $400 \times 11 \times 3.7 \mu s = 16300 \mu s = 16.3 \text{ ms}$  (1 clock=3.7 \mu s, fosc=270 kHz)

Frame frequency = 1 / 16.3 ms = 61.4 Hz

#### 3) 1/16 duty cycle



1-Line selection period = 200 clocks

1 Frame =  $200 \times 16 \times 3.7 \mu s$  =  $11850 \mu s$  = 11.9 ms (1 clock= $3.7 \mu s$ , fosc=270 kHz)

Frame frequency = 1 / 11.9 ms = 84.3 Hz

Number:AiP31068-AX-BJ-153EN

#### 5.5, INITIALIZING BY INSTRUCTION





Number:AiP31068-AX-BJ-153EN

## 6, TYPICAL APPLICATION

733-11-I

## 6.1 typical application

1) LCD Panel: 8 characters  $\times$ 1-line format (5 $\times$ 7 dots + 1 cursor line, 1/4 bias, 1/8 duty)



2) LCD Panel: 8 characters  $\times$  1-line format (5 $\times$ 10 dots + 1 cursor line, 1/4 bias, 1/11 duty)



Number:AiP31068-AX-BJ-153EN

3) LCD Panel: 8 characters  $\times$  2 -line format (5  $\times$  7 dots + line, 1/5 bias, 1/16 duty)



4) LCD Panel: 16 characters  $\times$  1-line format (5  $\times$  7 dots + 1 cursor line, 1/5 bias, 1/16 duty)



Number:AiP31068-AX-BJ-153EN

5) LCD Panel: 4 characters  $\times$ 2-line format (5 $\times$ 7 dots + 1 cursor line, 1/4 bias, 1/8 duty)



#### 6.2, BIAS VOLTAGE DIVIDE CIRCUIT

• 1/4 bias, 1/8 or 1/11 duty



Address: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China http://www.i-core. cn P.C: 214072 VER: 2013-03-A3

Number:AiP31068-AX-BJ-153EN

• 1/5 bias, 1/16 duty



#### 7, PAD DIAGRAM AND PAD LOCATION

#### 7.1, PAD DIAGRAM



Address: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China http://www.i-core.cn P.C: 214072



Number:AiP31068-AX-BJ-153EN

**7.2. PAD Location** (UNIT: μm)

| NO. | NAME | X       | Y      | NO. | NAME | X       | Y      |
|-----|------|---------|--------|-----|------|---------|--------|
| 1   | S22  | 68.75   | 100.6  | 42  | NC   | 2655.75 | 2354.4 |
| 2   | S21  | 181.25  | 100.6  | 43  | NC   | 2543.25 | 2354.4 |
| 3   | S20  | 293.75  | 100.6  | 44  | NC   | 2430.75 | 2354.4 |
| 4   | S19  | 406.25  | 100.6  | 45  | NC   | 2318.25 | 2354.4 |
| 5   | S18  | 518.75  | 100.6  | 46  | SCK  | 2205.75 | 2354.4 |
| 6   | S17  | 631.25  | 100.6  | 47  | SDA  | 2093.25 | 2354.4 |
| 7   | S16  | 743.75  | 100.6  | 48  | C1   | 1980.75 | 2354.4 |
| 8   | S15  | 856.25  | 100.6  | 49  | C2   | 1868.25 | 2354.4 |
| 9   | S14  | 968.75  | 100.6  | 50  | C3   | 1755.75 | 2354.4 |
| 10  | S13  | 1081.25 | 100.6  | 51  | C4   | 1643.25 | 2354.4 |
| 11  | S12  | 1193.75 | 100.6  | 52  | C5   | 1530.75 | 2354.4 |
| 12  | S11  | 1306.25 | 100.6  | 53  | C6   | 1418.25 | 2354.4 |
| 13  | S10  | 1418.75 | 100.6  | 54  | C7   | 1305.75 | 2354.4 |
| 14  | S9   | 1531.25 | 100.6  | 55  | C8   | 1193.25 | 2354.4 |
| 15  | S8   | 1643.75 | 100.6  | 56  | C9   | 1080.75 | 2354.4 |
| 16  | S7   | 1756.25 | 100.6  | 57  | C10  | 968.25  | 2354.4 |
| 17  | S6   | 1868.75 | 100.6  | 58  | C11  | 855.75  | 2354.4 |
| 18  | S5   | 1981.25 | 100.6  | 59  | C12  | 743.25  | 2354.4 |
| 19  | S4   | 2093.75 | 100.6  | 60  | C13  | 630.75  | 2354.4 |
| 20  | S3   | 2206.25 | 100.6  | 61  | C14  | 518.25  | 2354.4 |
| 21  | S2   | 2318.75 | 100.6  | 62  | C15  | 405.75  | 2354.4 |
| 22  | S1   | 2431.25 | 100.6  | 63  | C16  | 293.25  | 2354.4 |
| 23  | GND  | 2543.75 | 100.6  | 64  | S40  | 180.75  | 2354.4 |
| 24  | OSC1 | 2656.25 | 100.6  | 65  | S39  | 68.25   | 2354.4 |
| 25  | OSC2 | 2620.5  | 302.8  | 66  | S38  | 104.6   | 2020.6 |
| 26  | V1   | 2620.5  | 416.8  | 67  | S37  | 104.6   | 1906.6 |
| 27  | V2   | 2620.5  | 530.8  | 68  | S36  | 104.6   | 1792.6 |
| 28  | V3   | 2620.5  | 644.8  | 69  | S35  | 104.6   | 1678.6 |
| 29  | V4   | 2620.5  | 758.8  | 70  | S34  | 104.6   | 1564.6 |
| 30  | V5   | 2620.5  | 872.8  | 71  | S33  | 104.6   | 1450.6 |
| 31  | CLK1 | 2620.5  | 986.8  | 72  | S32  | 104.6   | 1336.6 |
| 32  | CLK2 | 2620.5  | 1100.8 | 73  | S31  | 104.6   | 1222.6 |
| 33  | VDD  | 2620.5  | 1214.8 | 74  | S30  | 104.6   | 1108.6 |
| 34  | M    | 2620.5  | 1328.8 | 75  | S29  | 104.6   | 994.6  |
| 35  | D    | 2620.5  | 1442.8 | 76  | S28  | 104.6   | 880.6  |
| 36  | NC   | 2620.5  | 1556.8 | 77  | S27  | 104.6   | 766.6  |
| 37  | NC   | 2620.5  | 1670.8 | 78  | S26  | 104.6   | 652.6  |
| 38  | CSB  | 2620.5  | 1784.8 | 79  | S25  | 104.6   | 538.6  |
| 39  | PSB  | 2620.5  | 1898.8 | 80  | S24  | 104.6   | 424.6  |
| 40  | NC   | 2620.5  | 2012.8 | 81  | S23  | 104.6   | 310.6  |
| 41  | NC   | 2620.5  | 2126.8 |     |      |         |        |

Note: NC is unused.

Number:AiP31068-AX-BJ-153EN

## **8. PACKAGE INFORMATION**

## 8.1、QFP80







COMMON DIMENSIONS (UNITS OF MEASURE=MILLIMETER)

| •      |       |          | ,     |
|--------|-------|----------|-------|
| SYMBOL | MIN   | NOM      | MAX   |
| Α      | -     | -        | 3.30  |
| A1     | 0.10  | -        | 0.40  |
| A2     | 2.65  | 2.75     | 2.85  |
| A3     | 1.20  | 1.30     | 1.40  |
| b      | 0.32  | -        | 0.42  |
| b1     | 0.32  | 0.35     | 0.38  |
| С      | 0.14  | -        | 0.20  |
| c1     | 0.14  | 0.15     | 0.16  |
| D      | 23.60 | 23.90    | 24.20 |
| D1     | 19.90 | 20.00    | 20.10 |
| E      | 17.60 | 17.90    | 18.20 |
| E1     | 13.90 | 14.00    | 14.10 |
| е      | 0.70  | 0.80     | 0.90  |
| G1D    |       | 22.00REF |       |
| G1E    |       | 16.00REF |       |
| L      | 0.60  | 0.80     | 1.00  |
| L1     |       | 1.95REF  |       |
| θ      | 0,    | 2.       | 8*    |
| θ 1    | 11'   | 13*      | 15*   |
| θ 2    | 3*    | 5*       | 7*    |
|        |       |          |       |

Address: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China http://www.i-core. cn P.C: 214072 VER: 2013-03-A3



Number:AiP31068-AX-BJ-153EN

## 9. CHARACTER PATTERNS

## 9.1, AiP31068-001 CHARACTER PATTERNS

| upper<br>4bit<br>lower<br>4bit | LLLL | LLLH | LLHL         | LLHH      | LHLL         | LHLH | LHHL          | Іннн | HLLL | HLLH | нгнг         | нцнн     | ннгг      | ннгн     | нинг     | нини |
|--------------------------------|------|------|--------------|-----------|--------------|------|---------------|------|------|------|--------------|----------|-----------|----------|----------|------|
| LLLL                           |      |      |              |           |              |      |               |      |      |      |              |          |           |          |          |      |
| LLLH                           |      |      |              |           |              |      |               |      |      |      |              |          |           |          |          |      |
| LLHL                           |      |      |              |           |              |      |               |      |      |      |              |          |           |          |          |      |
| LLHH                           |      |      |              |           |              |      |               |      |      |      |              |          |           |          |          |      |
| LHLL                           |      | HHH  | ш            | $\square$ | $\square$    |      | $\square$     |      |      |      |              |          |           |          |          |      |
| LHLH                           |      |      |              |           |              |      |               |      |      |      |              |          |           |          |          |      |
| LHHL                           |      |      | $\mathbb{H}$ | HHH       | $\mathbb{H}$ |      | $\mathbb{H}$  |      |      |      | шш           | шш       |           |          |          |      |
| СНИН                           |      |      |              |           |              |      |               |      |      | шш   | шш           | шш       | шш        | шш       |          |      |
| HLLL                           |      |      |              |           |              |      |               |      |      |      | ++++++       | $\cdots$ | ++++++    | $\cdots$ | $\cdots$ |      |
| нілн                           |      |      | HHH          | HHH       | HHH          |      | HHH           |      |      | ш    | шш           | шш       | шш        | шш       | шш       |      |
| ніні                           |      |      |              |           |              |      | $\overline{}$ |      |      | шш   | шш           | шш       | шш        | шш       |          |      |
| нінн                           |      |      | HHH          | HHH       | $\Box$       |      | HHH           |      |      |      | $\mathbb{H}$ |          | $\square$ |          |          |      |
| HHLL                           |      |      |              |           |              |      |               |      |      |      |              |          |           |          |          |      |
| ннгн                           |      |      |              |           |              |      |               |      |      |      |              |          |           |          |          |      |
| нннг                           |      |      |              |           |              |      |               |      |      |      |              |          |           |          |          |      |
| нин                            |      |      |              |           |              |      |               |      |      |      |              |          |           |          |          |      |



Number:AiP31068-AX-BJ-153EN

## 9.2, AiP31068-002 CHARACTER PATTERNS

| Jower apa<br>apper | LLLL | LLLH | LLHL | LLHH | LHLL | LHLH | LHHL | Іннн | HLLL | HLLH     | HLHL      | нін      | HHLL     | ннин | нннг          | нини |
|--------------------|------|------|------|------|------|------|------|------|------|----------|-----------|----------|----------|------|---------------|------|
| LLLL               |      |      |      | Ø    |      |      |      |      |      | $\cdots$ | $\cdots$  | $\cdots$ | $\cdots$ |      | $\overline{}$ |      |
| LLLH               |      |      |      |      |      |      |      |      |      |          |           |          |          |      | $\overline{}$ |      |
| LLHL               |      |      |      |      |      |      |      |      |      |          |           |          |          |      |               |      |
| LLHH               |      |      |      |      |      |      |      |      |      |          | Н Н       |          |          |      |               |      |
| LHLL               |      |      |      |      |      |      |      |      |      |          |           |          |          |      |               |      |
| LHLH               |      | шш   | шш   |      |      | шш   | шш   | шш   |      |          | +++++     |          |          |      | $+++\pi$      |      |
| LHHL               |      |      |      |      |      |      |      |      |      | шш       |           |          |          |      |               |      |
| СНИН               |      |      |      |      |      |      |      |      |      |          |           |          |          |      |               |      |
| HLLL               |      |      |      |      |      |      |      |      |      |          |           |          |          |      |               |      |
| HLLH               |      |      |      |      |      |      |      |      |      |          |           |          |          |      |               |      |
| HLHL               |      |      |      |      |      |      |      |      |      |          |           |          |          |      |               |      |
| ньнн               |      |      |      |      |      |      |      |      |      |          | $\square$ |          |          |      |               |      |
| HHLL               |      |      |      |      |      |      |      |      |      |          |           |          |          |      |               |      |
| ннгн               |      |      |      |      |      |      |      |      |      |          |           |          |          |      |               |      |
| нини               |      |      |      |      |      |      |      |      |      |          |           |          |          |      |               |      |
| нини               |      |      |      |      |      |      |      |      |      |          |           |          |          |      |               |      |



733-11-I

# **Wuxi I-CORE Electronics Co., Ltd.**

Number:AiP31068-AX-BJ-153EN

## 9.3、AiP31068-003 CHARACTER PATTERNS





Number:AiP31068-AX-BJ-153EN

#### 10, STATEMENTS AND NOTES:

#### 10.1. The name and content of Hazardous substances or Elements in the product

|                         |                                                                                                                                                                                                                                                                                                | На                                  | zardous substan                     | ces or Eleme                        | ents                     |                                |  |  |  |  |  |  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|--------------------------|--------------------------------|--|--|--|--|--|--|
| Part name               | Lead and lead compounds                                                                                                                                                                                                                                                                        | Mercury and<br>mercury<br>compounds | Cadmium<br>and cadmium<br>compounds | Hexavalent<br>chromium<br>compounds | Polybrominated biphenyls | Polybrominated biphenyl ethers |  |  |  |  |  |  |
| Lead frame              | 0                                                                                                                                                                                                                                                                                              | 0                                   | 0                                   | 0                                   | 0                        | 0                              |  |  |  |  |  |  |
| Plastic resin           | 0                                                                                                                                                                                                                                                                                              | 0                                   | 0                                   | 0                                   | 0                        | 0                              |  |  |  |  |  |  |
| Chip                    | 0                                                                                                                                                                                                                                                                                              | 0                                   | 0                                   | 0                                   | 0                        | 0                              |  |  |  |  |  |  |
| The lead                | 0                                                                                                                                                                                                                                                                                              | 0                                   | 0                                   | 0                                   | 0                        | 0                              |  |  |  |  |  |  |
| Plastic sheet installed | 0                                                                                                                                                                                                                                                                                              | 0                                   | 0                                   | 0                                   | 0                        | 0                              |  |  |  |  |  |  |
| explanation             | <ul> <li>: Indicates that the content of hazardous substances or elements in the detection limit of the following the SJ/T11363-2006 standard.</li> <li>×: Indicates that the content of hazardous substances or elements exceeding the SJ/T11363-2006 Standard limit requirements.</li> </ul> |                                     |                                     |                                     |                          |                                |  |  |  |  |  |  |

#### 10.2 NOTION:

Recommended carefully reading this information before the use of this product;

The information in this document are subject to change without notice;

This information is using to the reference only, the company is not responsible for any loss;

The company is not responsible for the any infringement of the third party patents or other rights of the responsibility.

#### 11、CONTACT:

#### Wuxi I-CORE Electronics Co., Ltd.

Addr: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China <a href="http://www.i-core.cn">http://www.i-core.cn</a>

Marketing Department: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China

P.C: 214072 Tel: 0510-85572708 Fax: 0510-85887721

Shenzhen office: 26F Building12, xiangli garden hongli west Road, Shenzhen, Guangdong, China

P.C: 518000 Tel: 0755-88370507 Fax: 0755-88370507

Shunde office: Room 1008, Litaoju Jinyuwan Garden, shunde District, Foshan, Guangdong ,China

P.C: 528399 Tel: 18688498366

**Applied Technical Services:** 

Application Department: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China

P.C: 214072 Tel: 0510-85572715 Fax: 0510-85572700

26F Building12, xiangli garden hongli west Road, Shenzhen, Guangdong ,China

P.C: 518000 Tel: 0755-88370507 Fax: 0755-88370507

Address: 2F Building9, 100Di cui Road, LiYuan Development Zone, Wuxi, jiangsu, China
http://www.i-core. cn
P.C: 214072
VER: 2013-03-A3