

## Question 1 (10 min, 1 pto).

Explain the different types of oxide used in the manufacturing process of CMOS integrated circuits and their funcions.

## Exercise 1 (40 min, 2.5p)

We want to design the clock tree for a circuit with 5500 flip-flops.

If the solution is not unique for any of the questions, try to optimize delay and area.

a) Obtain the delay and area for a single stage clock tree (the one in the figure) in terms of the minimum size (W) inverter delay  $(t_{pi})$  and area  $(A_0)$ .



- b) Obtain the delay and area for a clock tree with a maximum fanout of 20.
- c) Obtain the delay and area for a 5-stage (splits) clock tree.
- d) Obtain the delay and area if we use a chain of increasing size inverters, delay optimized.

## Exercise 2 (60 min, 4 pto).

The diagram in the figure shows the physical scheme of a digital circuit.

- a) Obtain the transistors scheme from the figure layout.
- b) Obtain the status of the P and N transistors (On and Off) for the transistors generating Aux1 and Aux2 signals.
- c) Specify the simplified logic function of *OutputS* in terms of inputs (A, B, C and Sel).
- d) Draw the logic gate and block diagram for c) part.
- e) Draw the the cross-section view of the XY cut.





## Exercise 3 (40 min, 2.5p)

The amplifier below has been designed with a CMOS node of 50nm:



with the following features:

|                      | NMOS | PMOS  |
|----------------------|------|-------|
| μ*Cox (μΑ/V²)        | 60   | 40    |
| λ (V <sup>-1</sup> ) | 0.6  | 0.6   |
| V <sub>th</sub> (V)  | 0.28 | -0.28 |

 $V_{DD}$  = 1.2 V, L = 100 nm for all the transistors. All the transistors work in saturation,

(W/L) 
$$M_1 = (W/L) M_2 = 30$$
  
(W/L)  $M_3 = (W/L) M_4 = 60$   
 $C_L = 500 \text{ fF}, 1 \text{ fF} = 10^{-15} \text{ F}$ 

V<sub>CM</sub> is a DC voltage source and V<sub>in</sub> is an AC voltage source.

Answer the following questions:

- a) Assuming that M<sub>4</sub> and M<sub>5</sub> are identical, compute I<sub>bias</sub> to have a GBW of 100 MHz.
- b) Compute the DC gain V<sub>out</sub>/V<sub>in</sub> in dB with the I<sub>bias</sub> computed previously.
- c) What is the bandwidth?
- d) What is the mean power consumption?
- e) What is the purpose of the voltage source  $V_{CM}$ ?

Note: All the questions must be justified. Answers with no justification will score 0.





