THIS IS A FLAT SCHEMATIC, NOT A HIERARCHICAL ONE. NETS USE "OFFPAGE CONNECTOR" SYMBOLS TO GO FROM PAGE TO PAGE.

THE SCHEMATIC IS DIVIDED INTO SECTIONS OF RELATED FUNCTIONALITY.

THE SECTIONS ARE:

- 1: NOTES AND BLOCK DIAGRAMS
- 2: GLOBAL SIGNALS
- 3: POWER SOURCES AND CONTROLS
- 4: I2C CONTROLS
- 5: KU15P POWER AND SIGNAL (NON-MGT)
- 6: VU7P POWER AND SIGNAL (NON-MGT)
- 7: KU15P MGT TRANSCEIVERS
- 8: VU7P MGT TRANSCEIVERS

## TO DO:

CHECK "bc" AND "ac" PREFIXES ON AC-COUPLED SIGNALS

ON VU7P QUAD "S', CHANGE "...133" TO "...S" IN PIN NAMES

ON VU7P QUAD "A-J', CHANGE "...GTH" TO "...GTY" IN PIN NAMES

ADD INTER-SHEET REFERENCES

ASSIGN AND LABEL I2C ADDRESSES

SOLDERPASTE PATTERNS FOR UEC5\_UCCE FOOTPRINT

## NETS TO STUDY / DOCUMENT

ATCA FPGA BOARD, KU15P AND VU7P, MK1

1.01: NOTES

Document Number 6089-103



ATCA FPGA BOARD, KU15P AND VU7P, MK1



EACK "K\_CLK\_CHn" CONSISTS OF TWO CLOCKS.
ONE IS FROM A FIXED OSCILLATOR AND THE OTHER
IS DERIVED FROM AN 'LHC" CLOCK.

THERE ARE 2 FIXED OSCILLATORS. ONE FEEDS THE QUADS ON THE LEFT SIDE OF THE CHIP AND THE OTHER FEEDS THE QUADS ON THE RIGHT SIDE OF THE CHIP.

| / | ATCA FPGA BOARD, KU15P AND VU7P, MK1 |                           |       |   |    |    |     |  |
|---|--------------------------------------|---------------------------|-------|---|----|----|-----|--|
| Ī | 1.03: KU15P TRANSCEIVERS             |                           |       |   |    |    |     |  |
| 5 | Size                                 | Document Number           |       |   |    |    | Rev |  |
|   |                                      | 6089-103                  |       |   |    |    | Α   |  |
|   | Date:                                | Friday, February 01, 2019 | Sheet | 3 | of | 75 |     |  |

## **VU7P TRANSCEIVER ASSIGNMENTS AND CLOCKED QUADS**



## BU/CU Apollo ATCA Backplane Signal Distribution



Charlie Strohman crs5@cornell.edu

ATCA FPGA BOARD, KU15P AND VU7P, MK1

Title

1.05: LHC SIGNAL DISTRIBUTION

Size Document Number Rev A

6089-103 A

Date: Friday, February 01, 2019 Sheet 5 of 75

















6089-103













































ATCA FPGA BOARD, KU15P AND VU7P, MK1

Title
5.04: KU15P FPGA CONFIGURATION

Size Document Number
6089-103

Date: Sunday February 17, 2019

Sheet 35 of 75

5

Sunday, February 17, 2019

119 Sheet 35 of



















ATCA FPGA BOARD, KU15P AND VU7P, MK1

Title
6.04: VU7P FPGA CONFIGURATION

Size Document Number
6089-103
Pate: Surday February 17, 2019
Rev
A





























UNUSED CLOCK INPUTS U65-30 ARE LEFT OPEN.

Q KU15P GTY\_QUAD\_132

X T32 MGTREFCLK0P\_Q MGTREFCLK0N\_Q

R30 KR31 MGTREFCLK1P\_Q MGTREFCLK1N\_Q

pK\_FF5\_RECV0 M41 nK\_FF5\_RECV0 M42 MGTYRXP0\_Q MGTYRXN0\_Q

PK\_FF5\_XMIT2 R38 NK\_FF5\_XMIT2 R39 MGTYTXP2\_Q MGTYTXN2\_Q

MGTYRXP3\_Q MGTYRXN3\_Q MGTYTXP3\_Q MGTYTXN3\_Q

FPGA\_KU15P\_A1760



THE "CLKO" PAIR IS SOURCED FROM AN ON-BOARD OSCILLATOR.

THE "CLK1" PAIR IS UNUSED, SINCE THE UTILITY FUNCTIONS ARE INDEPENDENT OF THE LHC CLOCK.

ac\_pK\_UTIL\_CLK\_CHAN1

ac\_nK\_UTIL\_CLK\_CHAN1

THE UTILITY CLOCK NETS MUST BE ASSIGNED TO DIFFERENTIAL PAIRS, AND MUST BE PART OF THE "ECS\_DIFFCLK" ELECTRICAL CONSTRAINT SET.

QUAD "S" IS CLOCKED DIRECTLY

UNUSED CLOCK INPUTS ARE LEFT OPEN.

U65-32 S KU15P GTY\_QUAD\_134 MGTREFCLK0P\_S MGTREFCLK0N\_S L30 MGTREFCLK1P\_S MGTREFCLK1N\_S 1 1 G1 3 E 2 G2 A 61 E bc\_pC2C0\_V\_TO\_K >>-D41 MGTYRXP0\_S MGTYRXN0\_S C103 0.1 UF 0402 bc\_nC2C0\_V\_TO\_K >> K36 MGTYTXP0\_S MGTYTXN0\_S C101 0.1 UF 0402 bc\_pC2C0\_K\_TO\_V bc\_nC2C0\_K\_TO\_V bc\_pC2C1\_V\_TO\_K >>> ac\_pC2C1\_V\_TO\_K ac\_nC2C1\_V\_TO\_K C39 MGTYRXP1\_S MGTYRXN1\_S C115 0.1 UF 0402 bc\_nC2C1\_V\_TO\_K >> C109 0.1 UF 0402 bc\_pC2C1\_K\_TO\_V >>> bc\_nC2C1\_K\_TO\_V >>> K32 K33 MGTYTXP1\_S MGTYTXN1\_S bc\_pC2C2\_V\_TO\_K >> C97 0.1 UF 0402 ac\_pC2C2\_V\_TO\_K B41 MGTYRXP2\_S MGTYRXN2\_S bc\_nC2C2\_V\_TO\_K >>-J34 MGTYTXP2\_S MGTYTXN2\_S C96 0.1 UF 0402 bc\_pC2C2\_K\_TO\_V bc\_nC2C2\_K\_TO\_V A39 MGTYRXP3\_S MGTYRXN3\_S H36 H37 MGTYTXP3\_S MGTYTXN3\_S

THE "C2Cn\_V\_TO\_K" AND "C2Cn\_K\_TO\_V" SIGNALS ARE ROUTED DIRECTLY ON THE PCB. IF ADDITIONAL CHANNELS ARE NEEDED BETWEEN THE TWO FPGAS, USER A FIREFLY LINK.

THE DIRECT SIGNALS ARE AC-COUPLED. SUBSTITUTE A ZERO-OHM RESISTOR IN PLACE OF THE COUPLING CAPACITOR FOR DC-COUPLING.

**CONNECT UTILITY NETS HERE** 

ATCA FPGA BOARD, KU15P AND VU7P, MK1

Title

7.11: KU15P QUAD S CHIP-TO-CHIP

Size | Document Number | Rev A Chip | Document Number | Document Number | A Chip | Document Number | A Ch

FPGA\_KU15P\_A1760







HANDLING THE RESERVED PINS, ACCORDING TO SAMTEC: If there is not space for 50 ohm resistors on every lane, it is better to leave those lanes open. Tying all lanes together to a single resistor will create a current loop that can worsen crosstalk.

THE /INT SIGNAL IS OPEN-COLLECTOR. THE PULLUP IS TIED TO THE SAME LEVEL AS THE FPGA BANK POWER.

ATCA FPGA BOARD, KU15P AND VU7P, MK1 8.03: VU7P QUAD C FIREFLY X4 #2 6089-103 Sunday, February 17, 2019





HANDLING THE RESERVED PINS, ACCORDING TO SAMTEC: If there is not space for 50 ohm resistors on every lane, it is better to leave those lanes open. Tying all lanes together to a single resistor will create a current loop that can worsen crosstalk.

THE /INT SIGNAL IS OPEN-COLLECTOR. THE PULLUP IS TIED TO THE SAME LEVEL AS THE FPGA BANK POWER.





THE /PRESENT SIGNAL IS OPEN CIRCUIT WHEN NO MODULE IS PRESENT, AND IS SHORTED TO GND WHEN A MODULE IS INSERTED. A PULLUP IS NEEDED INSIDE THE FPGA.

THE /INT SIGNAL IS OPEN-COLLECTOR. THE PULLUP IS TIED TO THE SAME LEVEL AS THE FPGA BANK POWER.

HANDLING THE RESERVED PINS, ACCORDING TO SAMTEC: If there is not space for 50 ohm resistors on every lane, it is better to leave those lanes open. Tying all lanes together to a single resistor will create a current loop that can worsen crosstalk.











ATCA FPGA BOARD, KU15P AND VU7P, MK1 8.11: VU7P QUAD M FIREFLY X4 #8 6089-103 Sunday, February 17, 2019

UNUSED CLOCK INPUTS ARE LEFT OPEN.

U66-26 N GTY QUAD 127

AN36 MGTREFCLK1P\_M MGTREFCLK1N\_M

MGTYTXP3\_M MGTYTXN3 M

FPGA\_VU7P\_B2104

pV\_FF8\_XMIT2 AL40 nV\_FF8\_XMIT2 AL41 MGTYTXP2\_M MGTYTXN2\_M 

pV\_FF8\_XMIT3\_AK38 nV\_FF8\_XMIT3\_AK39



| QUAD "O" IS UNUSED | UNUSED CLOCK INPUTS  AG38  AG38  MGTREFCLK0P_O  MGTREFCLK1P_O  MGTREFCLK1P_O  MGTREFCLK1P_O  MGTREFCLK1N_O  AE45  AE46  MGTYRXNO_O  MGTYTXNO_O  MGTYTXNO_O  MGTYTXNO_O  MGTYTXNO_O  MGTYTXNO_O  MGTYTXNO_O |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | AG36 AG37 MGTREFCLK0P_O AE36 MGTREFCLK1P_O MGTREFCLK1P_O MGTREFCLK1N_O  AE45 MGTYPYNN_O MGTYPYNN_O MGTYPYNN_O                                                                                              |
| QUAD "O" IS UNUSED | MGTREFCLK1P_0 MGTREFCLK1N_0  AE45 MGTYRXPO_0 AE46 MGTYRXPO_0                                                                                                                                               |
|                    | AE45<br>MGTYRXPO_O<br>AE46-<br>MGTYRYMO_O                                                                                                                                                                  |
|                    | AE45 AE46 MGTYRXN0_O AE40 AF41 MGTYTXP0_O                                                                                                                                                                  |
|                    | AE46 MGTYRXPO_O MGTYRXNO_O AE41 MGTYTXPO_O                                                                                                                                                                 |
|                    | AF41 MGTYTXP0_O                                                                                                                                                                                            |
|                    | MGTYTXN0_O                                                                                                                                                                                                 |
|                    | AD43 AD44 MGTYRXN1_O MGTYRXN1_O                                                                                                                                                                            |
|                    | AD38 MGTYTXP1_0 MGTYTXN1_0  AC45 MGTYTXN1_0                                                                                                                                                                |
|                    | AC45 MGTYRXP2_0 MGTYRXN2_0  AC40 AC41 MGTYTXP2_0 MGTYTXP2_0 MGTYTXP2_0                                                                                                                                     |
|                    | AL41 MGTYTXN2_O  AB43 AB44 MGTYRXP3_O  MGTYRXN3_O                                                                                                                                                          |
|                    | AB38<br>AB39 MGTYTXP3_0<br>MGTYTXN3_0                                                                                                                                                                      |
|                    |                                                                                                                                                                                                            |
|                    | FPGA_VU7P_B2104                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                            |
|                    | ATCA FPGA BOARD, KU15P AND VU7P, MK1                                                                                                                                                                       |
|                    | Tula                                                                                                                                                                                                       |
|                    | 8.13: VU7P QUAD O UNUSED    Size                                                                                                                                                                           |



