### Red Pitaya

Thesis

Raphael Frey Noah Hüsser

May 13, 2017 Version 0.0.1

### Contents

| 1                     | Introduction                                     | 1                |  |  |
|-----------------------|--------------------------------------------------|------------------|--|--|
| I                     | System Analysis                                  | 2                |  |  |
| 2                     | Requirements                                     | 3                |  |  |
| 3                     | Existing Solution  3.1 Previous Work             | 4<br>4<br>4<br>4 |  |  |
| 4                     | Conclusions                                      | 5                |  |  |
| II                    | User Guide                                       | 6                |  |  |
| III Developer Guide 7 |                                                  |                  |  |  |
| 5                     | IP Core                                          | 8                |  |  |
| 6                     | Linux                                            | 9                |  |  |
| 7                     | Tool Chain                                       | 10               |  |  |
| IV                    | Implementation                                   | 11               |  |  |
| 8                     | Data Acquisition System8.1 FPGA8.2 Kernel Module | 12<br>12<br>12   |  |  |
| 9                     | Filters                                          | 13               |  |  |
| 10                    | Graphical Front End                              | 14               |  |  |
| 11                    | Server                                           | 15               |  |  |

| CO         | ii                     |    |
|------------|------------------------|----|
| V          | Theoretical Background | 16 |
| 12 Filters |                        | 17 |

CHAPTER 1

### Introduction

- Rationale (Why?)
- What is the general approach to solve this problem?
- What has been done so far?
- Results of previous work
- What are we going to do?
- What are the contents of this report?

# Part I System Analysis



### Requirements

• Detailed List of Specifications



### **Existing Solution**

### 3.1 Previous Work

### 3.2 Red Pitaya Platform

General Info about Red Pitaya Project:

- How is the PITA project structured? (logically, license-wise, philosophically)
- Why do we care about this?
- 3.2.1 FPGA
- 3.2.2 Linux



Decision matrix

# Part II User Guide

# Part III

### Developer Guide



Documentation of our FPGA Project (structure, interfaces, registers ...)



Kernel module, server



Vivado, Build Box, ARM Linux, TCL, Makefiles, Libs for building server application

### Part IV

### Implementation



# Data Acquisition System

- 8.1 FPGA
- 8.2 Kernel Module



# 10 CHAPTER

## **Graphical Front End**



### Part V

### **Theoretical Background**



### FIR, IIR, CIC, Half-band, ...

- downsampling: Aliasing into passband
- FIR, IIR: Pros, Cons, not much detail
- CIC, half-band: More detailled