# Vitis HLS Tool Flow

#### 2022.1

#### **Abstract**

This lab introduces how to perform the most common processes related to the Vitis™ High-Level Synthesis (HLS) tool design flow. This lab targets the ZCU104 and VCK190 boards, which are NOT required to complete the lab.

This lab should take approximately 60 minutes.

# **CloudShare Users Only**

You are provided three attempts to access a lab, and the time allotted to complete each lab is 2X the time expected to complete the lab. Once the timer starts, you cannot pause the timer. Also, each lab attempt will reset the previous attempt—that is, your work from a previous attempt is not saved.

# **Objectives**

After completing this lab, you will be able to:

- Create a new project in the Vitis HLS tool GUI
- Simulate a C design by using a self-checking test bench
- Synthesize the design
- Perform design analysis using the Analysis Perspective view
- Perform co-simulation on a generated RTL design by using a provided C test bench
- Implement the design

#### Introduction

This lab introduces major features of the Vitis High-Level Synthesis (HLS) tool GUI flow. You will use the Vitis HLS tool in GUI mode to create a project. You will also simulate, synthesize, and implement the provided design.

This design implements a discrete cosine transformation (DCT), and it is provided as C source. The function leverages a 2D DCT algorithm by first processing each row of the input array via a 1D DCT, then processing the columns of the resulting array through the same 1D DCT. It calls the *read\_data*, *dct\_2d*, and *write\_data* functions.

The *read\_data* function is defined at line 54 and consists of two loops: *RD\_Loop\_Row* and *RD\_Loop\_Col*. The *write\_data* function is defined at line 66 and consists of two loops to perform

writing the result. The *dct\_2d* function, defined at line 23, calls the *dct\_1d* function and performs transpose.

Finally, the *dct\_1d* function, defined in line 4, uses *dct\_coeff\_table* and performs the required function by implementing a basic iterative form of the 1D Type-II DCT algorithm.

The following figure shows the function hierarchy on the left-hand side, the loops in the order they are executed, and the flow of data on the right-hand side.



Figure 1-1: Design Hierarchy and Dataflow

#### **Understanding the Lab Environment**

The labs and demos provided in this course are designed to run on a Linux platform.

One environment variable is required: TRAINING\_PATH, which points to where the lab files are located. This variable comes configured in the CloudShare/CustEd\_VM environments.

Some tools can use this environment variable directly (that is, \$TRAINING\_PATH will be expanded), and some tools require manual expansion (/home/xilinx/training for the CloudShare/CustEd\_VM environments). The lab instructions describe what to do for each tool.

Both the Vivado Design Suite and the Vitis platform offer a Tcl environment that is used by many labs. When the tool is launched, it starts with a clean Tcl environment with none of the procs or variables remaining from a previous launch of the tools.

This means that if you sourced a Tcl script or manually set any Tcl variables and you closed the tool, then when you reopen the tool, you will need to source the Tcl script again and set any variables that the lab requires. This is also true of terminal windows—any variable settings will be cleared when a new terminal opens.

#### **General Flow**



# **Creating a Vitis HLS Tool Project**

Step 1

In this step, you will launch the Vitis HLS tool GUI and create a new project for the provided C-based discrete cosine transformation (DCT) design.

There are several ways to launch the Vitis HLS tool. The most popular are shown here.

#### 1-1. Launch the Vitis HLS tool.

**1-1-1.** Click the desktop or toolbar icon ( ).

If the desktop or toolbar icon is not available, then you can launch the tool by:

[Windows 10 users:] Selecting Start > Xilinx Design Tools > Vitis HLS 2022.1.

**[VM Linux users:]** Clicking the **Show Applications** icon in the toolbar ( **#** ), typing **HLS** into the search window, and clicking the **Vitis HLS** icon.

The Vitis HLS tool opens to the Welcome window. From the Welcome window, you can create a new project, open examples, and access documentation and examples.



Figure 1-2: Vitis HLS Welcome Page

Here you will create a new Vitis HLS tool project from scratch.

### 1-2. Create a Vitis HLS tool project named *dct\_prj*.

1-2-1. Click Create Project from the Welcome Page.



Figure 1-3: Creating a New Vitis HLS Tool Project

The Project Configuration dialog box asks for a project name and location.

- **1-2-2.** Enter **dct\_prj** in the Project name field (1).
- **1-2-3.** Browse to or enter **\$TRAINING\_PATH/hls\_tool\_flow/lab/[zcu104 | vck190]** in the Location field (2).

You can select either the ZCU104 or VCK190 target board to perform the lab.



**1-2-4.** Click **Next** (3).

The Add/Remove Design Files dialog box opens.

- 1-3. Add the provided files to the project.
- 1-3-1. Click Add Files.
- 1-3-2. Browse to \$TRAINING\_PATH/hls\_tool\_flow/support/[zcu104 | vck190]/dct.
- **1-3-3.** Double-click **dct.c** to select and add it to the project.

The Vitis HLS tool automatically adds the working directory (project directory) and any directory that contains C files to the search path. Hence, header files that reside in these

directories are automatically included in the project, so there is no need to explicitly specify them.

You must specify the path to other header files located in other paths (if any) by selecting the file and clicking **Edit CFLAGS**.

**Note:** You can add new files and list file-specific compiler directives for each entry here.

# 1-4. The tools need to be told which module is the top function. The tool will scan the project files and identify candidates to be the top of the program hierarchy. You will now choose one of these candidates.

**1-4-1.** Click **Browse** next to the Top Function field.

The Select Top function dialog box opens and lists the candidate functions available in the project as <function name> (<source file where the function is located>).

- **1-4-2.** Select **dct (dct.c)** from the list to identify which function you want to serve as the "main".
- **1-4-3.** Click **OK** to register the selection.

**Note:** You can also manually enter the name of the top function in the Top Function field.

C programs typically use *main()* as the top-level function. The Vitis HLS tool design flow supports using any sub-function below *main()* as the top-level function for synthesis. You cannot synthesize the top-level function *main()*.

The following are additional rules:

- Only one function is allowed as the top-level function for synthesis.
- o The top-level function and all functions below it are synthesized as a unit.
- Additional functions that are not in the hierarchy under the top-level function must be merged into the top-level function for synthesis.



Figure 1-4: Adding Files to a New Vitis HLS Project

**1-4-4.** Click **Next** to add these files to the project and advance to the test bench files page.

#### 1-5. Add the test bench files.

Test bench files are specified here.

- 1-5-1. Click Add Files.
- 1-5-2. Browse to \$TRAINING\_PATH/hls\_tool\_flow/support/[zcu104 | vck190]/dct.
- 1-5-3. Select dct\_test.c, in.dat, out.golden.dat.
- **1-5-4.** Click **Open** to add these files.
- **1-5-5.** Click **Next** to advance to the Solution Configuration page.

#### 1-6. Specify some of the physical parameters of the design.

Physical parameters include clock speed, part selection, and other options.

By default, solution 1 is populated in the Solution Name field and can be overridden if desired.

**1-6-1.** Set the clock period to **10**.

**Note:** The default unit for the clock period is nanosecond.

The Uncertainty field enables you to specify a stringency (constraint) that will cause the tools to work harder to achieve a viable result.

As a quick reminder, clock uncertainty is the difference in time within a local clock network between the time the of rising edge's earliest arrival at a register and the rising edge's latest arrival at any register. This number is sometimes referred to as skew.

- **1-6-2.** Leave the Uncertainty field blank.
- **1-6-3.** Click the **Browse** (...) icon from the Part Selection option to select a part or board.



Figure 1-5: Locating the Board Browse Button

The Device Selection Dialog box opens.

**1-6-4.** Click **Boards** to make your selection based on the board name rather than specifying a part designation.

**1-6-5.** Enter **ZYNQ UltraScale+ or Versal** in the Search field.

Alternatively, you can type a part of the name, such as ZCU104 or VCK190, which is much quicker.

**Note:** For 2022.1, there is a known issue where the results may not appear. The quick fix to this is to click the Parts button and then click the Boards button.



Figure 1-6: Filtering to Quickly Locate Target Platforms

- 1-6-6. Select ZYNQ UltraScale+ ZCU104 Evaluation Board or Versal VCK190 Evaluation Platform from the search list.
- **1-6-7.** Click **OK** to select the board.
- **1-6-8.** If not already set, select **Vivado IP Flow Target** from the drop-down list under the Flow Target field.
- **1-6-9.** Click **Finish**.

8

You will see the created project in the Explorer tab.



Figure 1-7: Vitis HLS with Newly Created Project

The Vitis HLS tool GUI consists of various panes for proceeding with development work:

- The Explorer view enables you to navigate through the project hierarchy. A similar hierarchy exists in the project directory on the disk. The expandable sub-folders organize various project components, such as source files and test benches.
- The Information area displays report summaries and shows the contents of open files. Files can be opened by double-clicking them in the Explorer view.
- The Console view displays the output when the Vitis HLS tool is running synthesis or simulation.
- The Flow Navigator view provides access to commands and processes to take your source code through simulation, synthesis, and exported output.
- Other views open dynamically, depending on the operations being performed, such as when source code is opened in the Information area, and the Outline and Directive views are displayed on the right side and show information related to the hierarchy of the code.

# **Running C Simulation**

Step 2

With the project created, you will now validate the C code for both syntax and behavior. You will use the provided self-checking C test bench code to validate the behavior.

As a brief review: The discrete cosine transform algorithm expresses a finite sequence of data points in terms of a sum of different frequency cosine functions. DCT is commonly used to separate an image into spectral sub-bands. Like the FFT or DFT, there are many iterations performed in the algorithm.

#### 2-1. Review the provided source and test bench files.

- **2-1-1.** Expand the **Source** folder in the Explorer pane.
- **2-1-2.** Double-click **dct.c** to open the file.

  This will open the source file in the Information pane.
- **2-1-3.** Review the code structures.
- 2-1-4. Double-click dct.h from the Outline view to open this header file in a new editor window.



Figure 1-8: Opening a Header File from the Outline View

- **2-1-5.** Review the contents of the header file.
- **2-1-6.** Expand the **Test Bench** folder in the Explorer pane.
- **2-1-7.** Double-click **dct\_test.c** to open it in the Information pane.

This test bench is a self-checking test bench; i.e., the computed output is compared against a reference golden output and returns either pass or fail.

#### 2-2. Simulate the Vitis HLS tool design.

#### **2-2-1.** Select **Project** > **Run C Simulation**.



Figure 1-9: Launching the C Simulation

You can also run C simulation from the Flow Navigator by clicking **Run C Simulation** under C SIMULATION.



Figure 1-10: Launching the C Simulation Using the Flow Navigator



The Run C Simulation dialog box opens.

Figure 1-11: C Simulation Dialog Box

Input Arguments

Each of the options controls how the simulation is run:

Cancel

Do not show this dialog again

OK

- Launch Debugger: After compilation the debug perspective automatically opens for you to step through the code.
- Build Only: Compiles the source code and the test bench, but the simulation does not run. This option can be used to test the compilation process and resolve any issues with the build before running the simulation.
- o Clean Build: Removes any existing executable and object files before compiling the code.
- Optimizing Compile: By default, the design is compiled with debug information enabled, allowing the compilation to be analyzed and debugged. The Optimizing Compile option uses a higher level of optimization effort when compiling the design but does not add the information required by the debugger. This increases the compile time but should reduce the simulation runtime.
- Enable Pre-Synthesis Control Flow Viewer: Generates the Pre-synthesis Control Flow report.
- o Input Arguments: Specify any inputs required by your test bench main() function.

#### 2-2-2. Select Default Options (i.e. no additional selections required to run a C simulation).

#### 2-2-3. Click OK.

The simulation log will be displayed in the editor pane.

#### 2-3. View the simulation report.

The information generated by the Vitis HLS tool can be found in two places, both described here.

The first is the Console window, which reports not only the output produced by the code, but the full set of simulation engine messages as well. The simulation log provides only key simulation engine messages and the simulated code output.

**2-3-1.** Select the **Console** tab in the lower portion of the tool's GUI.

You may need to scroll to view all the output produced by the simulation.

```
Vitis HLS Console

INFO: [HLS 200-10] In directory ' /solution1/csim/build'

INFO: [APCC 202-3] Tmp directory is /tmp/apcc_db_xilinx/

INFO: [APCC 202-1] APCC is done.

Compiling(apcc) ./../../.dct.c in debug mode

INFO: [HS 200-10] Running ' . /apcc'

INFO: [HS 200-10] Running ' . /apcc'

INFO: [HLS 200-10] Running ' . /apcc'

INFO: [HLS 200-10] In directory ./apcc / ./apcc'

INFO: [HLS 200-10] In os bluntu 18.04.4 LTS

INFO: [HLS 200-10] In directory ./apcc / ./apc
```

Figure 1-12: Example Output After Simulation

The other location, described below, provides only a few simulation engine messages and the simulated code output. Typically this is opened after the simulation completes; however, if you need to access it after closing the log pane, here's how to access the simulation report.

- **2-3-2.** Expand **dct\_prj** > **solution1** > **csim** > **report** in the Explorer pane.
- **2-3-3.** Double-click the log file name to open it in the editor pane.



Figure 1-13: Locating the Simulation Log File

You should see a "Results are good" message in the simulation log file and the console area.

13

# **Synthesizing the Design**

Step 3

Next, you will synthesize the design by using the default settings. You will then analyze the result to find the resources needed to implement the C function.

#### 3-1. Synthesize the design.

- **3-1-1.** Use one of the following methods to launch the C synthesis tool:
  - o Click the **Run Flow** icon ( ▶ ) in the toolbar (1).
  - Click the pull-down next to the Run Flow icon in the toolbar and select **C Synthesis** (2).
  - From the Explorer tab, select the desired solution to synthesize and right-click and select C Synthesis > Active Solution (3).

**Note:** More complex projects allow multiple solutions to be batched which, is what the other options in this menu support.

From Flow Navigator, select C Synthesis > Run C Synthesis (4).



Figure 1-14: Multiple Methods for Launching C Synthesis

The C Synthesis - Active Solution dialog box opens.

The tool automatically fills in any information it already knows, such as the project's clock period, part selection, and flow type. You can modify these here if needed.



Figure 1-15: C Synthesis Dialog Box

#### **3-1-2.** Click **OK** to begin the synthesis process.

**Note:** Selecting the flow target as Vivado IP Flow Target causes the tools to generate RTL IP files for use in the Vivado Design Suite. In simpler terms, you are creating a piece of IP to be used in a larger design that you will create here and import into the Vivado Design Suite.

Another way to use this tool is to select Vitis Kernel Flow as the flow target, which generates a compiled kernel object (.xo) for the Vitis application acceleration flow. This is a narrower solution and is discussed in other labs.

When synthesis completes, the Synthesis Summary Report appears in the Information pane. Notice the Timing Estimate section, which shows the estimated clock period that this solution can be run. As long as the estimated time, which includes the uncertainty factor, is less than the target value, the design will meet timing.

The Performance & Resource Estimates section shows the total number of resources required to implement this design. The top-level shows these resources and the component elements in the code are listed below. The total and component latencies are provided to help determine system performance.



Figure 1-16: Synthesis Summary Report (Example)

- **3-1-3.** Expand the **dct\_prj** > **solution1** > **syn** > **report** folder in the Explorer pane.
- **3-1-4.** Double-click the **dct\_csynth.rpt** file to view the Synthesis report.
- **3-1-5.** Scroll to **Performance Estimates** and **Utilization Estimates** in the Synthesis report to answer the following question.

#### **Question 1**

Write down the following details from the Synthesis report:

- Estimated clock frequency:
- Worst case latency:
- Number of BRAM\_18K:
- Number of DSP48E used:
- Number of FFs used:
- Number of LUTs used:

#### **3-1-6.** Select **Interface** > **Summary** in the Synthesis report.

This report shows the top-level interface signals generated by the tools.



Figure 1-17: Generated Interface Signals

The *ap\_clk* and *ap\_rst* signals are automatically added.

ap\_start, ap\_done, and ap\_idle are top-level signals used as handshaking signals to indicate when the design can accept the next computation command (ap\_idle), when the next computation is started (ap\_start), and when the computation is completed (ap\_done).

Other signals are generated based on the design itself.

#### **3-1-7.** Select the **Console** tab.

The Synthesis log is available in the Vitis HLS Console.

Note that when the *solution1* > *syn* folder is expanded in the Explorer view, it will show the *report*, *verilog*, and *vhdl* sub-folders under which the report files and generated source files (VHDL, Verilog, header, and cpp) are available. Double-clicking any of these entries will open the corresponding file in the Information pane.

The resulting design is structured hierarchically using functions, and reports corresponding to lower-level functions are created. By default, the report for the top-level function is displayed in the Information pane once synthesis is completed.

### **Analyzing the Design Using the Generated Reports**

Step 4

With the synthesis phase now complete, you will analyze the synthesis reports in more detail to help you understand and analyze the performance of the implementation. These reports include the Synthesis Summary report, Schedule Viewer, Function Call Graph, and Dataflow Viewer.

These reports are accessed from the Flow Navigator:

- Schedule Viewer: Shows each operation and control step of the function and the clock cycle that it executes in.
- Dataflow Viewer: Shows the dataflow structure inferred by the tool, allowing you to inspect the channels (FIFO/PIPO) and examine the effect of channel depth on performance.
- Function Call Graph Viewer: Displays your full design after C synthesis or C/RTL co-simulation to show the throughput of the design in terms of latency and initiation interval (II).

By default, the Schedule Viewer is displayed. It provides both a tabular and graphical view of the design performance and resources.

# 4-1. Switch to the Analysis perspective and view the behavior through the Schedule Viewer.

**4-1-1.** Select **Solution** > **Open Schedule Viewer** to open the Schedule Viewer.

Alternatively, from the Flow Navigator, expand **C Synthesis** > **Reports & Viewers** and click **Schedule Viewer**.

When the Schedule Viewer opens, the following windows appear:

- o **Schedule Viewer:** Graphically represents how data moves through the design.
- Module Hierarchy: Shows the function hierarchy and the performance characteristics of the current hierarchy.
- Modules/Loops: Shows additional performance and resource metrics for each function/loop in the Modules/Loops table under the report.
- Performance Profile: Shows the loops from the top-level function without any performance information.
- Resource Profile: Shows the resource usage of different elements of the synthesized function.
- Properties view: Shows the properties of the currently selected control step or operation in the Schedule Viewer.

The Module Hierarchy pane provides an overview of the entire RTL design. It shows the resources and latency contribution for each block in the RTL hierarchy. This view directly indicates any II or timing violations. In case of timing violations, the hierarchy window will also show the total negative slack observed in a specific module.

Note that the module hierarchies are displayed unexpanded by default.



Figure 1-18: Schedule Viewer - Key Tabs

The Schedule Viewer illustrates the flow of data, showing each operation and control step of the function or loop and the clock cycle that it executes. The Schedule Viewer helps with identifying loop dependencies that prevent parallelism and cause timing violations and spotting data dependencies.

The left vertical axis shows the names of operations and loops in the RTL hierarchy in topological order, implying that an operation on that line can only be driven by operations from the previous line and can drive subsequent (later) lines.

As an example, signal 1 occurs prior to signal 2 and thus appears earlier—that is, higher in the signal list. Signal 3 follows signal 2 and appears after or below signal 2.



Figure 1-19: Understanding the Signal Chronology

The top horizontal axis shows the clock cycles in consecutive order.

The vertical dashed line in each clock cycle shows the reserved portion of the clock period due to clock uncertainty. This time is left by the tool for the place and route processes and any other backend tasks.

Each operation is shown as a box in the table. The box is horizontally sized according to the delay of the operation as a percentage of the total clock cycle. In the case of function calls, the provided cycle information is equivalent to the operation latency.

Multi-cycle operations are shown as boxes with a horizontal line through the center of the box.

General operator data dependencies are also displayed as solid blue lines. The green dotted line indicates an inter-iteration data dependency. Memory dependencies are displayed using golden lines.

Source code is associated with each operation in the Schedule Viewer report. Right-click the operation to access the Goto Source command, which opens the source code associated with the operation in a separate tab.

# 4-2. Analyze the performance of the dct module with the Schedule Viewer capability.

The dct module has three main resources:

- A loop called RD\_Loop\_Row that reads the data used in the computation from the input.txt file.
- A sub-block called dct 2d.
- A loop called WR\_Loop\_Row that writes the results to the output.txt file.

Notice that all the loops in the design are pipelined by default.

- **4-2-1.** Right-click **dct\_Pipeline\_RD\_Loop\_Row\_RD\_Loop\_Col** in the Module Hierarchy to open the context menu.
- **4-2-2.** Select **Open Schedule Viewer** to open the Schedule Viewer focused on this module.
- **4-2-3.** Expand **RD\_Loop\_Row\_RD\_Loop\_Col** in the Schedule Viewer to see the RD\_Loop\_Row\_RD\_loop\_Col entry.

This causes the view in the Schedule Viewer to change and show the signals at this level of hierarchy.

**4-2-4.** Right-click **add\_In61(+)** to both highlight the graph for this entry as well as open the context menu.

**Note**: this signal was chosen at random to illustrate some of the functionality that you are about to witness.

**4-2-5.** Select **Goto Source** to see the corresponding C source code.



Figure 1-20: Performance of the dct Loop Operation

The information presented in the Schedule Viewer is explained below by reviewing the first set of resources to be executed:

- The design starts in the 0 state.
- o It then starts to execute the logic in the loop RD\_Loop\_Row.
  - **Note:** In the first state of the loop, the exit condition is checked and there is an add operation.
- The loop executes over two states: 0, 1.

#### **Question 2**

What does the purple squiggly line represent?

21

**4-2-6.** Review the performance and resources used in this pane information.



Figure 1-21: Modules/Loops Pane (ZCU104)

This pane shows that this loop has a trip count of 64. Therefore, it iterates through these three states twice. It shows that the loop RD\_Loop\_Row takes 64 clock cycles to execute. Within the loop RD\_Loop\_Col, you can see that there are some adders, a two-cycle read operation, and a write operation.

This should make sense as there is both an adder needed for the loop along with a loop control mechanism, and some math must be performed to manage the indices of both the *buf* and *input* arrays.

This pane also shows the resources used at this level of hierarchy. In this design, you can see that most of the resources are due to the instances—blocks that are instantiated inside this block. As per the function selected in the Module Hierarchy tab, you can view the resources used by that function.

**4-2-7.** Select **dct Pipeline WR Loop Row WR Loop Col** from the Module Hierarchy.

**4-2-8.** Expand the **WR\_Loop\_Row\_WR\_Loop\_Col** loop in the Schedule Viewer (solution1).

- **4-2-9.** Right-click **add\_In73(+)** to both select the signal and open the context menu.
- **4-2-10.** Select **Goto Source** to see the corresponding C source code.



Figure 1-22: Performance of WR\_Loop\_Row\_WR\_Loop\_Col

This write process is copying data from the buf array to the output array variable.

#### 4-3. Continue the design analysis using the Function Call Graph capability.

**4-3-1.** From the Flow Navigator select **Function Call Graph**.



Figure 1-23: Opening the Function Call Graph Viewer

This opens the Function Call Graph Viewer and shows the throughput of the design in terms of latency and initiation interval (II) after C synthesis.

The default settings for the Function Call Graph Viewer has the Performance Metric set to **Synthesis** and Heat Map set to **NONE**.

**4-3-2.** Observe the latency and II values for each function and loop.

**Hint:** If the text in the blocks is not visible, zoom in on the block(s) of interest. When the zoom level is high enough to fit the text in the box, these details will appear.



Figure 1-24: Output of Function Call Graph Viewer

The heat map feature highlights several metrics of interest:

- II (min, max, avg)
- Latency (min, max, avg)
- Stalling Time Percentage

The heat map uses color coding to highlight problematic modules with a color scale of red to green, where red indicates a high value (bad) of the metric (that is, the highest initiation interval or highest latency) while green (good) indicates a low value of the metric in question. The colors that are neither red nor green represent the range of values that are in between the highest and lowest values.

- 4-3-3. Click the **Heat Map** drop-down arrow and try changing the heat map options and observing the effects.
- 4-3-4. Close the window once done.

# **Performing C/RTL Co-simulation**

Step 5

25

Now that you have performed high-level synthesis on the C design, you will perform RTL co-simulation on the generated RTL using the C test bench.

Co-simulation (or more accurately to what you are doing here, simulation verification) compares the behavior of the software (C/C++ code) with the behavior of the RTL code. The hope is that identical results are produced.

You will now run the C/RTL co-simulation using Verilog. This could also be done using VHDL; however, for the sake of time, only one flow is shown.

At the end of this process, you want to see that both simulations generate the same results.

#### 5-1. Run co-simulation on the solution.

This will compare the simulation results of the C/C++ and RTL designs.

**5-1-1.** Select **Solution** > **Run C/RTL Cosimulation** to launch the co-simulation.



Figure 1-25: Launching from the Menu

Alternatively, from the Flow Navigator, expand **C/RTL Co-simulation** and click **Run Cosimulation**.



Figure 1-26: Launching Cosimulation from Flow Navigator

The Run C/RTL Co-simulation dialog box opens.



Figure 1-27: Co-simulation Dialog Box

The dialog box includes the following settings:

Simulator: Choose from one of the supported HDL simulators in the Vivado Design Suite. The Vivado simulator (Vivado XSIM) is the default simulator. Licenses may be required for other simulators.

- o Language: Specify Verilog or VHDL as the output language for simulation.
- Setup Only: Creates the required simulation files but does not run the simulation. The simulation executable can be run from a command shell at a later time.
- Optimizing Compile: Improve the runtime performance through enhanced optimization, if possible, which typically takes longer to compile.
- o Input Arguments: Specify additional command-line arguments for the C test bench.
- Dump Trace: Specifies the level of trace file output written to the sim/Verilog or sim/VHDL directory of the current solution when the simulation executes. Options include:
  - all: Output all port and signal waveform data being saved to the trace file.
  - port: Output waveform trace data for the top-level ports only.
  - none: Do not output trace data.
- Random Stall: Applies a randomized stall for each data transmission.

#### 5-1-2. Select the default options (i.e. don't change anything).

#### 5-1-3. Click **OK**.

The simulation log will be displayed in the Console pane.

**Note:** The Console pane shows the message "*Results are Good* ", which is generated by the test bench C code.

#### 5-2. View the Cosimulation report.

The information generated by the Vitis HLS tool can be found in two places, both described here.

The first is the Console window, which reports not only the output produced by the code being simulated but all the simulation engine messages as well. The simulation log provides only a few simulation engine messages and the simulated code output.

**5-2-1.** Double-click the **Console** tab to maximize it so that you can see more of the messages at one time.

You may need to scroll to view all the output produced by the cosimulation.

```
With the Control of t
```

Figure 1-28: Example Output After a C/RTL Co-simulation

The log file (simulation report), which you will visit next, provides only a few simulation engine messages and the simulated code output. Typically, this is opened after the simulation completes.

- **5-2-2.** Using the Explorer pane, expand **dct\_prj** > **solution1** > **sim** > **report**.
- **5-2-3.** Double-click the log file to open it in the editor pane.



Figure 1-29: Locating the Co-simulation Report File

Alternatively, the report can be found using the Flow Navigator tab under **C/RTL COSIMULATION** > **Reports & Viewers** > **Report** 

The Cosimulation Report in HTML format will be displayed in the main viewing area. You can also open the cosimulation report from Flow Navigator by expanding the **Reports & Viewers** section under the C/RTL COSIMULATION section.



Figure 1-30: Cosimulation Report - HTML

You can quickly verify the cosimulation status here.

This process will take a few minutes to complete. After C/RTL cosimulation has been completed, the Cosimulation report will be accessible in the Information pane, including the latency information.

### **Turning the Design into an IP Core**

Step 6

Now that you have successfully implemented and validated the design, you will now convert it to re-usable IP.

#### 6-1. Export the RTL design as IP.

- **6-1-1.** Select **Solution** > **Export RTL** to open the Export Wizard.

  Alternatively, from the **Flow Navigator** > **IMPLEMENTATION**, click **Export RTL**.
- **6-1-2.** Select **Vivado IP (.zip)** from the Export Format drop-down list as this defines a compatible format for the IP to be usable from within the Vivado tool.

Alternatively, selecting **Vitis Kernel (.xo)** produces an XO file that can be used for linking by the Vitis compiler in the application acceleration development flow.



Figure 1-31: Export RTL Dialog Box

Note the following fields:

- Output Location: Lets you specify the path and file name for the exported RTL design. By default, the zipped design is placed under the project's solution directory under impl.
- OOC) synthesis.
- o **IP XDC File:** Lets you specify an XDC file for use during Vivado IDE place and route.
- IP Configuration: Provides information about the IP, such as the vendor, library, version, and description of the IP.
- **6-1-3.** Leave the settings at their defaults.

The Vitis HLS tool is limited in terms of the estimations it can provide about the RTL design that it generates. It can project resource utilization and timing of the final result, but these are just projections.

More accurate values are generated by running Vivado synthesis and place and route on the generated RTL design and then reviewing the timing and resource utilization in the Vivado Design Suite.

6-1-4. Click **OK** in the Export RTL dialog box.

Once the RTL is exported successfully, you can move to the implementation step.

#### 6-2. Implement the design.

**6-2-1.** Select **Solution** > **Implementation** to open the Run Implementation dialog box.

Alternatively, from the Flow Navigator, click **Run Implementation**.



Figure 1-32: Run Implementation Dialog Box

This dialog box presents the choice of running RTL synthesis or RTL synthesis, place and route. The dialog box is largely unchanged with either selection except that the place-and-route options appear at the bottom.

- o **RTL**: Generates the RTL in Verilog or VHDL form.
- Clock Period: Specifies the clock period, which is defined by the active solution by default.

o **Generate DCP**: Generates a DCP file for the synthesized or implemented design.

- DCP Location: If the previous option is selected, then this option specifies the location to write the generated DCP file.
- o **IP Location**: Specifies the location of the IP generated.
- IP OOC XDC File: Specifies an XDC file to be used for the RTL IP for out-of-context (OOC) synthesis.
- o **IP XDC File**: Let you specify an XDC file for use during Vivado place and route.
- o **RTL Synthesis Strategy**: Specifies the strategy to employ in the synthesis run.
- Synth Design Arguments: Specifies options for the synth\_design command.
- o **Report Level**: Defines the report level generated during synthesis or implementation.
- Max Timing Paths: Specifies the number of timing paths to extract from the Timing Summary report. The worst-case paths are returned as defined by the specified value.
- **Run Physical Optimizations**: Specifies the physical optimization to run. Choices include: none, place, route, and all.
- o **Implementation Strategy**: Specifies the strategy to employ in the implementation run.
- 6-2-2. Select the RTL Synthesis, Place & Route option.
- **6-2-3.** Make sure that **Verilog** is selected as the RTL to be evaluated.

These options will enable Vivado RTL synthesis and implementation to be performed on the generated IP. Implementation is run to evaluate and provide confidence that the RTL will meet its estimated timing and area goals and that these results are not included as part of the exported package.

**6-2-4.** Click **OK** in the Run Implementation dialog box.

You can observe the progress in the Console tab. This may take 4-5 minutes to complete. Once implementation completes, the Implementation report will open in the Information pane.

Observe the "**Timing met**" message in the report in the Final Timing section. This shows that the final timing of the implemented design has been achieved.



Figure 1-33: Export Report - Timing Met

#### **6-2-5.** Go to the **Fail Fast** section of the Implementation report.

The Fail Fast reports that the Vivado Design Suite provides can guide your investigation into specific issues encountered by the tool. In the Fail Fast report, you should look into anything with the status of REVIEW to improve the implementation and timing closure.

#### **6-2-6.** Go to the **Timing Paths** section of the Implementation report.

The Timing Paths reports show the timing-critical paths that result in the worst slack for the design. By default, the tool will show the top 10 worst negative slack paths.

Each path in the table has detailed information that shows the combination path between one flip-flop to another. Breaking these long combinational paths will be required to address the timing issues.



Figure 1-34: Fail Fast & Timing Paths Sections of the Implementation Report

Note: Your values may slightly vary depending upon your system.

**6-2-7.** Select **File** > **Exit** to close the Vitis HLS tool.

Some systems (particularly VMs) may be memory constrained. Removing the workspace frees a portion of the disk space, allowing other labs to be performed.

You can delete the directory containing the lab you just ran by using the graphical interface or the command-line interface. You can choose either mechanism. Both processes will recursively delete all the files in the \$TRAINING PATH/hls tool flow directory.

# 6-3. [Optional] [Only for local VMs—not for CloudShare] Clean up the file system.

Using the GUI:

- **6-3-1.** Using the graphical browser (Windows: press the **<Windows>** key + **<E>**; Linux: press **<Ctrl** + **N>**), navigate to \$TRAINING\_PATH/hls\_tool\_flow.
- 6-3-2. Select hls tool flow.
- **6-3-3.** Press **> Delete** > .

-- OR --

Using the command line:

- **6-3-4.** Open a terminal window (Windows: press the **Windows**> key + **R**>, then enter **cmd**; Linux: press **Ctrl** + **Alt** + **T**>).
- **6-3-5.** Enter the following command to delete the contents of the workspace:

```
[Windows users]: rd /s /q $TRAINING_PATH/hls_tool_flow [Linux users]: rm -rf $TRAINING_PATH/hls_tool_flow
```

# **Summary**

You just created a piece of hardware IP from a C program following the basic development flow, including simulating, synthesizing, co-simulating, and exporting the design as an IP.

You examined some of the generated reports and determined how the design was implemented. Other labs will expand on what you have learned here.

#### **Answers**

1. Write down the following details from the Synthesis report:

#### ZCU104:

| Estimated clock frequency: | 3.59 |
|----------------------------|------|
| Worst case latency:        | 415  |
| Number of BRAM_18K:        | 17   |
| Number of DSP used:        | 16   |
| Number of FFs used:        | 671  |
| Number of LUTs used:       | 1992 |

#### VCK190:

| Estimated clock frequency: | 3.155 |
|----------------------------|-------|
| Worst case latency:        | 415   |
| Number of BRAM_18K:        | 0     |
| Number of DSP used:        | 16    |
| Number of FFs used:        | 632   |
| Number of LUTs used:       | 1209  |

2. What does the purple squiggly line represent?

This line represents the chronological flow through the various blocks in the hardware.

Each heavy vertical line indicates a clock stage enumerated at the top of the column. Everything happening between the solid vertical lines and the next solid line to the right illustrates all the events that take place during one clock cycle. The dotted vertical line represents the clock uncertainty.

The figure below focuses on the very first clock cycle indicated by the 0 and 1 columns.



Figure 1-35: Detailed View of the Signal Flow Using the Schedule Viewer

If you were to zoom in on this clock cycle, you would notice that the little blocks are not perfectly aligned. The width of the block represents the delay through this hardware element, and the skew from the end of one block to the beginning of the next represents the delay due to routing (which is approximated at this stage of development).

Note that the color of the squiggly line is the same color as the highlighted line in the source code. This indicates that this "add" operation somehow relates to the RTL implementation of the for loop—most likely the column increment (c++).