

## μPD7527A/28A/75CG28E 4-Bit, Single-Chip CMOS Microcomputers With FIP® Driver

## **Description**

The  $\mu$ PD7527A,  $\mu$ PD7528A, and  $\mu$ PD75CG28E are 4-bit, single-chip CMOS microcomputers with the  $\mu$ PD7500 architecture and FIP direct-drive capability.

The  $\mu$ PD7527A contains a 2048 x 8-bit ROM and a 128 x 4-bit RAM. The  $\mu$ PD7528A contains a 4096 x 8-bit ROM and 160 x 4-bit RAM.

The  $\mu$ PD7527A/28A contains two 4-bit general purpose registers located outside RAM. The subroutine stack is implemented in RAM for greater depth and flexibility. The  $\mu$ PD7527A/28A typically executes 67 instructions with a 5  $\mu$ s instruction cycle time.

The µPD7527A/28A has one external and two internal edge-triggered hardware-vectored interrupts. It also contains an 8-bit timer/event counter and an 8-bit serial interface to help reduce software requirements.

Thirty-one high-voltage lines are organized into the 3-bit output port 2, the 4-bit output ports 3, 8, and 9, and the 4-bit I/O ports 4, 5, 10, and 11.

The low power consumption CMOS process allows the use of a power supply between 2.7 and 6.0 V. Current consumption is less than 3.0 mA maximum, and can be further reduced in the halt and stop power-down modes.

The  $\mu$ PD75CG28E is a piggyback EPROM version of the  $\mu$ PD7527A/28A. Pin-compatible and function-compatible with the final, masked versions of the  $\mu$ PD7527A/28A, the  $\mu$ PD75CG28E is used for prototyping and for aiding in program development.

## **Features**

- ☐ 67 instructions☐ Instruction cycle:
  - Internal clock: 3.3 µs/600 kHz, 5 V
  - External clock: 3.3 μs/600 kHz, 5 V
- Upwardly compatible with the μPD7500 series product family
- 4,096 × 8-bit ROM (μPD7528A/75CG28E)
   2,048 × 8-bit ROM (μPD7527A)
- 160 × 4-bit RAM (μPD7528A/75CG28E)
   128 × 4-bit RAM (μPD7527A)
- 128 × 4-bit RAN

  ☐ 35 I/O lines
- 31 high-voltage output lines that can directly drive a vacuum fluorescent display (FIP)
- Can select either a pull-down resistor or open-drain output per 31 high-voltage outputs (mask optional)

FIP is the registered trademark for NEC's fluorescent indicator panel (vacuum fluorescent display).

- □ Vectored interrupts: one external, two internal
- □ 8-bit timer/event counter□ 8-bit serial interface
- ☐ Standby function (HALT, STOP)
- ☐ Data retention mode
- Zero-cross detector on P0<sub>0</sub>/INT0 input (mask optional)
- ☐ System clock (μPD7527A/7528A/75CG28E): on-chip RC oscillator
- ☐ CMOS technology
- □ Low power consumption
- ☐ Single power supply
  - -- μPD7527A/7528A: 2.7 to 6.0 V
  - µPD75CG28E: 5.0 V

## **Ordering Information**

| Part<br>Number       | Package Type                 | Max Frequency of Operation |  |  |
|----------------------|------------------------------|----------------------------|--|--|
| μPD7527AC / 28AC     | 42-pin plastic DIP           | 610 kHz                    |  |  |
| μPD7527ACU / 28ACU / | 42-pin plastic shrink DIP    | 610 kHz                    |  |  |
| μPD75CG28E           | 42-pin ceramic piggyback DIP | 500 kHz                    |  |  |

## **Pin Configurations**

## uPD7527A/28A, 42-Pin Plastic DIP or Shrink DIP





## Pin Configurations (cont)

## uPD75CG28E, 42-Pin Ceramic Piggyback DIP



## Pin Identification

#### μPD7527A/28A and μPD75CG28E

| No.                  | Symbol                                                                                                 | Function                                                                                                                                                                              |
|----------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                    | RESET                                                                                                  | Reset input                                                                                                                                                                           |
| 2, 3                 | CL1, CL2                                                                                               | Clock pins                                                                                                                                                                            |
| 4                    | V <sub>PRE</sub>                                                                                       | High-voltage predriver supply                                                                                                                                                         |
| 5                    | V <sub>LOAD</sub>                                                                                      | High-voltage option resistor supply 7527A / 28A only                                                                                                                                  |
| 6-9                  | P5 <sub>0</sub> -P5 <sub>3</sub>                                                                       | High-voltage I / O port 5                                                                                                                                                             |
| 10, 12               | P2 <sub>3</sub> , P2 <sub>2</sub><br>P2 <sub>1</sub> /PTOUT                                            | High-voltage output port 2, and output port from timer / event counter (PTOUT)                                                                                                        |
| 13-16                | P10 <sub>0</sub> -P10 <sub>3</sub>                                                                     | High-current, high-voltage I / 0 port 10                                                                                                                                              |
| 17-20                | P11 <sub>0</sub> -P11 <sub>3</sub>                                                                     | High-voltage, high-current I / 0 port 11                                                                                                                                              |
| 21                   | V <sub>DD</sub>                                                                                        | Positive power supply                                                                                                                                                                 |
| 22-25                | P9 <sub>0</sub> -P9 <sub>3</sub>                                                                       | High-voltage, high-current output port 9                                                                                                                                              |
| 26-29                | P8 <sub>0</sub> -P8 <sub>3</sub>                                                                       | High-voltage, high-current output port 8                                                                                                                                              |
| 30-33                | P40-P43                                                                                                | High-voltage I / 0 port 4                                                                                                                                                             |
| 34-37                | P3 <sub>0</sub> -P3 <sub>3</sub>                                                                       | High-voltage output port 3                                                                                                                                                            |
| 38<br>39<br>40<br>41 | P0 <sub>3</sub> / SI<br>P0 <sub>2</sub> / <u>SO</u><br>P0 <sub>1</sub> / SCK<br>P0 <sub>0</sub> / INTO | 4-bit input of port 0; or serial data input (SI), serial data output (SO), serial clock 1/0 (SCK), and external interrupt input (INTO) or zero-cross detect input (PO <sub>0</sub> ). |
| 42                   | V <sub>SS</sub>                                                                                        | Ground                                                                                                                                                                                |

#### μPD75CG28E EPROM

| No.                 | Symbol                          | Function                              |  |  |  |  |  |
|---------------------|---------------------------------|---------------------------------------|--|--|--|--|--|
| 1                   | V <sub>DD</sub>                 | Connection to pin 21 of µPD75CG28E    |  |  |  |  |  |
| 2                   | NC                              | No connection                         |  |  |  |  |  |
| 3-10, 21,<br>24, 25 | A <sub>0</sub> -A <sub>10</sub> | EPROM address output                  |  |  |  |  |  |
| 11-13, 15-19        | 10-17                           | Data read input from the EPROM        |  |  |  |  |  |
| 14                  | V <sub>SS</sub>                 | Connection to EPROM GND pin           |  |  |  |  |  |
| 20                  | CE                              | Chip enable output                    |  |  |  |  |  |
| 22                  | V <sub>SS</sub>                 | Supplies EPROM OE signal              |  |  |  |  |  |
| 23                  | A <sub>11</sub>                 | Program counter MSB output            |  |  |  |  |  |
| 26                  | V <sub>DD</sub>                 | Supplies V <sub>CC</sub> to the EPROM |  |  |  |  |  |
| 27                  | MSEL                            | Mode select input                     |  |  |  |  |  |
| 28                  | V <sub>DD</sub>                 | Supplies high-level signal to MSEL    |  |  |  |  |  |

#### Note

- (1) Output drivers on ports 2-5 and 8-11 are mask-optional. Accordingly, either an open-drain output or a pull-down resistor can be selected. V<sub>LOAD</sub> is suitable for an output driver with a pull-down resistor.
- (2) Ports 2-5 are suitable as FIP segment signal outputs, and ports 8-11 are suitable for FIP digit signal outputs.
- (3) Ports 8-11 have high-current drive capability and can drive an LED directly.

# Pin Functions, μPD7527A / 28A and μPD75CG28E

## RESET

System reset (input).

## CL1, CL2

Connection to the RC oscillator. CL1 is the external clock input.

### VPRE

Negative power supply for high-voltage output predrivers (for ports 2-5, 8-11).

## VLOAD

Negative power supply for optional load resistors (pull-down resistors) of high-voltage output drivers (for ports 2–5, 8–11). This pin is only on the µPD7527A/28A.

### P53-P50

4-bit, high-voltage I/O port 5.

## P21-P23

3-bit, high-voltage output port 2.



#### **PTOUT**

Output port from the timer/event counter.

## P103-P100

4-bit, high-voltage, high-current I/O port 10. Capable of bit set/reset by SPBL/RPBL instructions.

## P113-P110

4-bit, high-voltage, high-current I/O port 11. Capable of bit set/reset by SPBL/RPBL instructions.

## $V_{DD}$

Positive power supply.

## P93-P90

4-bit, high-voltage, high-current output port 9. Capable of bit set/reset by SPBL/RPBL instructions.

## P83-P80

4-bit, high-voltage, high-current output port 8. Capable of bit set/reset by SPBL/RPBL instructions.

## P43-P40

4-bit, high-voltage I/O port 4.

### P33-P30

4-bit, high-voltage output port 3.

## P00-P03

4-bit input port 0. P0<sub>0</sub> is also used as the zero-cross detection input.

## SI

Serial data input.

#### SO

Serial data output.

## **SCK**

I/O serial clock.

### INT<sub>0</sub>

External interrupt input.

### Vss

Ground.

## Pin Functions, µPD75CG28E EPROM

#### **MSEL**

Changes the addressing area of the external EPROM and the on-chip RAM (with a pull-down resistor). Connecting a jumper between socket pins 27 (MSEL) and 28 (VDD) selects  $\mu$ PD7527A mode (2-Kbyte EPROM, 128 × 4-bit RAM). Leaving MSEL open selects  $\mu$ PD7528A mode (4-Kbyte EPROM, 160 × 4-bit RAM).

### An-A10

Output the low-order 11 bits of the program counter ( $PC_0$ - $PC_{10}$ ). Used as EPROM address signals.

## A11

When MSEL is high level,  $A_{11}$  outputs high-level signals. When MSEL is open,  $A_{11}$  outputs the MSB of the PC, which is used as the most significant address signal of the 4-Kbyte EPROM 2732.

### 10-17

Input data read from the EPROM.

#### CE

Outputs the chip enable signal to the EPROM.

## $V_{DD}$

Pin 26 is electrically equivalent to the bottom  $V_{DD}$  pin and is used to supply  $V_{CC}$  to the EPROM. Pin 28 is electrically equivalent to the bottom  $V_{DD}$  pin and is used to supply the high level signal to MSEL. Pin 1 connects to pin 21 of  $\mu PD75CG28E$ .

### Vss

Pin 14 is electrically equivalent to the bottom  $V_{SS}$  pin in voltage, and is connected to the EPROM GND pin. Pin 22 is electrically equivalent to the bottom  $V_{SS}$  pin and is used to supply the  $\overline{OE}$  signal to the EPROM.

#### **Instruction Set**

Refer to the User's Manual. The instruction set appears also as subset A4 in the data sheet for the  $\mu PD7500$  series of single-chip microcomputers.



## Block Diagram, µPD7527A/28A





## Block Diagram, µPD75CG28E



## **Absolute Maximum Ratings**

 $T_{\Delta} = 25$  °C

| 1A - 20 0                                                                         |                                                  |
|-----------------------------------------------------------------------------------|--------------------------------------------------|
| Power supply voltage, V <sub>DD</sub>                                             | -0.3 to +7 V                                     |
| Power supply voltage, V <sub>LOAD</sub> (μPD7527A / 28A)                          | $V_{DD}$ – 40 V to $V_{DD}$ +0.3 V               |
| Power supply voltage, V <sub>PRE</sub>                                            | V <sub>DD</sub> - 12 V to V <sub>DD</sub> +0.3 V |
| Input voltage, except ports 4, 5, 10, 11, V <sub>IN</sub>                         | -0.3 V to V <sub>DD</sub> +0.3 V                 |
| Input voltage, ports 4, 5, 10, 11, V <sub>IN</sub>                                | V <sub>DD</sub> - 40 V to V <sub>DD</sub> +0.3 V |
| Output voltage, except ports 2-5, 8-11, V <sub>0</sub>                            | -0.3 V to V <sub>DD</sub> +0.3 V                 |
| Output voltage, ports 2-5, 8-11, V <sub>0</sub>                                   | V <sub>DD</sub> - 40 V to V <sub>DD</sub> +0.3 V |
| Output current high, per pin: PO <sub>1</sub> , PO <sub>2</sub> ; I <sub>OH</sub> | – 15 mA                                          |
| Output current high, per pin: ports 2-5, 8-11; I <sub>OH</sub>                    | - 30 mA                                          |

| Output current high, ports 3, 4, 8, 9 total, I <sub>OH</sub>   | – 55 mA         |
|----------------------------------------------------------------|-----------------|
| Output current high, ports 2, 5, 10, 11 total, I <sub>OH</sub> | – 55 mA         |
| Output current low, per pin, I <sub>OL</sub>                   | 15 mA           |
| Output current low, all ports total, I <sub>OL</sub>           | 15 mA           |
| Operating temperature, T <sub>OPT</sub>                        | -10°C to +70°C  |
| Storage temperature, T <sub>STG</sub>                          | -65°C to +150°C |

Comment: Exposing the device to stresses above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational sections of the specification. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



## **DC Characteristics**

## μ**PD7527A/28A**

 $T_A = -10^{\circ}\text{C to } +70^{\circ}\text{C}, V_{DD} = +2.7 \text{V to } 6.0 \text{ V}$ 

|                                |                   |                      | Limit | 3                   |      | Test                                                                            |
|--------------------------------|-------------------|----------------------|-------|---------------------|------|---------------------------------------------------------------------------------|
| Parameter                      | Symbol            | Min                  | Тур   | Max                 | Unit | Conditions                                                                      |
| Input voltage,                 | V <sub>IL1</sub>  | 0                    |       | 0.3 V <sub>DD</sub> | ٧    | Port 0, RESET                                                                   |
| low                            | V <sub>IL2</sub>  | 0                    |       | 0.5                 | ٧    | CL1                                                                             |
|                                | V <sub>IL3</sub>  | V <sub>DD</sub> - 3  | 5     | 0.3 V <sub>DD</sub> | ٧    | Ports 4, 5, 10, 11                                                              |
| Input voltage,                 | V <sub>IH1</sub>  | 0.7 V <sub>DD</sub>  |       | V <sub>DD</sub>     | ٧    | Port 0, RESET                                                                   |
| high                           | V <sub>IH2</sub>  | V <sub>DD</sub> -0   | .5    | $v_{DD}$            | ٧    | CL1                                                                             |
|                                | V <sub>IH3</sub>  | 0.7 V <sub>DD</sub>  |       | V <sub>DD</sub>     | ٧    | Ports 4, 5, 10, 11;<br>4.5 V ≤ V <sub>DD</sub> ≤<br>6.0 V                       |
|                                |                   | V <sub>DD</sub> -0   | .5    | V <sub>DD</sub>     | ٧    | Ports 4, 5, 10, 11;<br>2.7 V ≤ V <sub>DD</sub> ≤<br>4.5 V                       |
| Output voltage,<br>low         | V <sub>OL</sub>   |                      |       | 0.4                 | ٧    | $P0_1, P0_2; 4.5 V \le V_{DD} \le 6.0 V;$<br>$1_{OL} = 1.6 \text{ mA}$          |
|                                |                   |                      |       | 0.5                 | ٧    | P0 <sub>1</sub> , P0 <sub>2</sub> ;<br>l <sub>OL</sub> =400 μA                  |
| Output voltage,<br>high        | V <sub>OH</sub>   | V <sub>DD</sub> -2   | .0    |                     | ٧    | Ports 2-5,<br>I <sub>OH</sub> = -4 mA<br>(Note 1)                               |
|                                |                   | V <sub>DD</sub> -2   | .0    |                     | ٧    | Ports 8-11,<br>I <sub>OH</sub> = - 10 mA<br>(Note 1)                            |
|                                |                   | V <sub>DD</sub> -2   | .0    |                     | ٧    | Ports 2-5,<br>I <sub>OH</sub> = -2 mA<br>(Note 2)                               |
|                                |                   | V <sub>DD</sub> – 2  | .0    |                     | ٧    | Ports 8-11,<br>I <sub>OH</sub> =5 mA<br>(Note 2)                                |
|                                |                   | V <sub>DD</sub> – 1. | .0    |                     | ٧    | P0 <sub>1</sub> , P0 <sub>2</sub> ;<br>I <sub>OH</sub> = -1 mA<br>(Note 3)      |
|                                |                   | V <sub>DD</sub> – 0  | .5    |                     | ٧    | $P0_1$ , $P0_2$ ;<br>$I_{OH} = -100 \mu\text{A}$                                |
| Input leakage<br>current, low  | luu               |                      |       | -3                  | μΑ   | V <sub>IN</sub> = 0 V; P0 <sub>0</sub> -P0;<br>(Note 4)                         |
|                                | <sup>1</sup> LIL2 |                      |       | -40                 | μΑ   | V <sub>IN</sub> = 0 V; P0 <sub>0</sub><br>(Note 5)                              |
|                                | LIL3              |                      |       | -10                 | μΑ   | V <sub>IN</sub> = 0 V; CL1                                                      |
|                                | I <sub>L1L4</sub> |                      |       | -10                 | μΑ   | V <sub>IN</sub> =V <sub>DD</sub> -35 V;<br>ports 4, 5, 10, 11                   |
| Input leakage<br>current, high | I <sub>LIH1</sub> |                      |       | 3                   | μΑ   | V <sub>IN</sub> =V <sub>DD</sub> ;<br>P0 <sub>0</sub> -P0 <sub>3</sub> (Note 4) |
|                                | LIH2              |                      |       | 40                  | μΑ   | V <sub>IN</sub> =V <sub>DD</sub> ; P0 <sub>0</sub><br>(Note 5)                  |
|                                | I <sub>LIH3</sub> | ***                  |       | 10                  | μΑ   | V <sub>IN</sub> =V <sub>DD</sub> ; CL1                                          |
|                                | I <sub>LIH4</sub> |                      |       | 80                  | μΑ   | V <sub>IN</sub> = V <sub>DD</sub> ; ports 4<br>5, 10, 11                        |

|                                          |                   | Limits |     |      |      | Test                                                            |
|------------------------------------------|-------------------|--------|-----|------|------|-----------------------------------------------------------------|
| Parameter                                | Symbol            | Min    | Тур | Max  | Unit | Conditions                                                      |
| Output leakage                           | I <sub>LOL1</sub> |        |     | -3   | μΑ   | $V_0 = 0 \text{ V}; P0_1, P0_2$                                 |
| current, low                             | I <sub>LOL2</sub> |        | _   | - 10 | μА   | $V_0 = V_{DD} - 35 V$ ;<br>ports 2-5, 8-11                      |
| Output leakage<br>current, high          | loh1              |        |     | 3    | μА   | V <sub>0</sub> = V <sub>DD</sub> ; except<br>ports 4, 5, 10, 11 |
|                                          | I <sub>LOH2</sub> |        |     | 80   | μА   | V <sub>D</sub> =V <sub>DD</sub> ; ports 4,<br>5, 10, 11         |
| Supply current, normal operation         | I <sub>DD1</sub>  |        | 1.0 | 3.0  | mA   | $V_{DD} = 5 V \pm 10\%$ ,<br>R=39 kQ                            |
|                                          |                   |        | 0.4 | 1.0  | mA   | V <sub>DD</sub> =3 V,<br>R=82 kQ                                |
| Supply current,<br>HALT mode             | 1 <sub>DD2</sub>  |        | 200 | 600  | μА   | $V_{DD} = 5 V \pm 10\%$ ,<br>R=39 kQ (Note 4)                   |
| (Note 6)                                 |                   |        | 60  | 200  | μΑ   | V <sub>DD</sub> =3 V,<br>R=82 kQ (Note 4)                       |
|                                          |                   |        | 210 | 640  | μΑ   | $V_{DD} = 5 V \pm 10\%$ ,<br>R=39 kQ (Note 5)                   |
|                                          |                   |        | 67  | 230  | μА   | V <sub>DD</sub> =3 V,<br>R=82 kΩ (Note 5)                       |
| Supply current,<br>STOP mode<br>(Note 6) | I <sub>DD3</sub>  |        | 0.1 | 10   | μΑ   | V <sub>DD</sub> = 3 V (Note 4)                                  |
|                                          |                   |        | 10  | 40   | μΑ   | $V_{DD} = 5 V \pm 10\%$<br>(Note 5)                             |
|                                          |                   |        | 7   | 30   | μΑ   | V <sub>DD</sub> = 3 V (Note 5)                                  |
| On-chip pull-<br>down resistance         | RL                | 80     | 140 | 220  | kΩ   | $V_{DD} - V_{LOAD} = 35 V$                                      |

#### Note

- (1)  $V_{PRE} = V_{DD} 9 V \pm 1 V$ . The circuit in figure 5 is recommended.
- (2)  $V_{PRE} = 0 \text{ V. } V_{DD} = 4.5 \text{ V to 6.0 V.}$
- (3)  $V_{DD} = 4.5 \text{ V to } 6.0 \text{ V}.$
- (4) Without zero-cross detector.
- (5) With zero-cross detector.
- (6) Ports 4, 5, 10, 11 are low level output or low level input.



## **DC Characteristics (cont)**

μPD75CG28E

 $T_A = -10$  °C to +70 °C,  $V_{DD} = +5 V \pm 10$  %

|                                                         |                  | Lin                  | nits                |      | Test                                                            |
|---------------------------------------------------------|------------------|----------------------|---------------------|------|-----------------------------------------------------------------|
| Parameter                                               | Symbol           | Min Ty               | p Max               | Unit | Conditions                                                      |
| Input voltage,                                          | V <sub>IL1</sub> | 0                    | 0.3 V <sub>DD</sub> | ٧    | Port 0, RESET                                                   |
| low                                                     | V <sub>IL2</sub> | 0                    | 0.5                 | ٧    | CL1                                                             |
|                                                         | V <sub>IL3</sub> | V <sub>DD</sub> - 35 | 0.3 V <sub>DD</sub> | ٧    | Ports 4, 5, 10, 11                                              |
| Input voltage,                                          | V <sub>IH1</sub> | 0.7 V <sub>DD</sub>  | V <sub>DD</sub>     | ٧    | Port 0, RESET                                                   |
| high                                                    | V <sub>lH2</sub> | V <sub>DD</sub> -0.5 | V <sub>DD</sub>     | ٧    | CL1                                                             |
|                                                         | V <sub>IH3</sub> | 0.7 V <sub>DD</sub>  | V <sub>DD</sub>     | ٧    | Ports 4, 5, 10, 11                                              |
| Output voltage, low                                     | V <sub>OL</sub>  |                      | 0.4                 | ٧    | PO <sub>1</sub> , PO <sub>2</sub> ;<br>I <sub>OL</sub> = 1.6 mA |
|                                                         |                  |                      | 0.5                 | ٧    | P0 <sub>1</sub> , P0 <sub>2</sub> ;<br>I <sub>0L</sub> =400 μA  |
| Output voltage,<br>high                                 | V <sub>OH</sub>  | V <sub>DD</sub> -2.0 |                     | ٧    | Ports 2-5,<br>I <sub>OH</sub> = -4 mA (1)                       |
|                                                         |                  | V <sub>DD</sub> -2.0 |                     | ٧    | Ports 8-11,<br>1 <sub>OH</sub> = -10 mA(1)                      |
|                                                         |                  | V <sub>DD</sub> -2.0 |                     | ٧    | Ports 2-5,<br>I <sub>OH</sub> = -2 mA(2)                        |
|                                                         |                  | V <sub>DD</sub> -2.0 |                     | ٧    | Ports 8-11,<br>1 <sub>OH</sub> = -5 mA(2)                       |
|                                                         |                  | V <sub>DD</sub> -1.0 |                     | ٧    | P0 <sub>1</sub> , P0 <sub>2</sub> ;<br>I <sub>OH</sub> = -1mA   |
| Input current,<br>low (I <sub>0</sub> -I <sub>7</sub> ) | I <sub>IL</sub>  |                      | -200                | μА   | V <sub>IN</sub> = 0 V                                           |
| Input current,<br>high (MSEL)                           | I <sub>IH</sub>  |                      | 300                 | μΑ   | $V_{IN} = V_{DD}$                                               |

Limits Test Symbol Min Max Unit Conditions **Parameter** Тур V<sub>IN</sub> = 0 V; P0<sub>0</sub>-P0<sub>3</sub> Input leakage -3 μА Juu current, low -40 μА  $V_{IN} = 0 V; P0_0$ I<sub>LIL2</sub> - 10 V<sub>IN</sub> = 0 V; CL1 μΑ I<sub>LIL3</sub> - 10  $V_{IN} = V_{DD} - 35 V$ ; I<sub>LIL4</sub> ports 4, 5, 10, 11 3  $V_{IN} = V_{DD}$ ; Input leakage μА LIHI current, high P00-P03 40 μΑ  $V_{IN} = V_{DD}$ ;  $P0_0$ ILIH2 10 VIN = VDD; CL1 LIH3 80 μA V<sub>IN</sub> = V<sub>DD</sub>; ports 4, LIH4 5, 10, 11 V<sub>0</sub>=0 V; PO<sub>1</sub>, PO<sub>2</sub> Output leakage -3 LOL1 current, low  $V_0 = V_{DD} - 35 V$ ; -10 ILOL2 ports 2-5, 8-11 Output leakage 3 V<sub>O</sub>=V<sub>DD</sub>; except LOH1 ports 4, 5, 10, 11 current, high 80 μА  $V_D = V_{DD}$ ; ports 4, I<sub>LOH2</sub> 5, 10, 11 R=39 kΩ 3.0 Supply current, 1.0 mΑ normal operation Supply current, 210 630 μA  $R = 39 k\Omega$ I<sub>DD2</sub> HALT mode(3) 10 50 Supply current, μΑ STOP mode(3)

### Note:

- (1)  $V_{PRE} = V_{DD} 9V + 1V$ . The circuit in figure 6 is recommended.
- (2)  $V_{PRE} = 0 V$
- (3) Ports 4, 5, 10, 11 are output off or low input.

Figure 1. Recommended Circuit, µPD7527A/7528A



Figure 2. Recommended Circuit, µPD75CG28E





## **Zero-Cross Detection Characteristics**

 $\mu$ PD7527A/28A: T<sub>A</sub> =  $-10^{\circ}$ C to  $+70^{\circ}$ C, V<sub>DD</sub> = 4.5 V to 6.0 V  $\mu$ PD75CG28E: T<sub>A</sub> =  $-10^{\circ}$ C to  $+70^{\circ}$ C, V<sub>DD</sub> = +5 V  $\pm 10^{\circ}$ 

| Parameter                                  |                       |     | Limits |      | Test             |                          |
|--------------------------------------------|-----------------------|-----|--------|------|------------------|--------------------------|
|                                            | Symbol                | Min | Тур    | Max  | Unit             | Conditions               |
| Žero-cross<br>detection input<br>voltage   | V <sub>ZX</sub> (P-P) | 1   |        | 3    | V <sub>P-P</sub> | AC coupled,<br>C=0.1μF   |
| Zero-cross<br>accuracy                     | V <sub>AZX</sub>      |     |        | ±100 | mV               | 50 Hz to 60 Hz sine wave |
| Zero-cross<br>detection input<br>frequency | fzx                   | 45  |        | 1000 | Hz               |                          |

## **Zero-Cross Detection Waveform**



## Capacitance

 $T_A = 25$  °C,  $V_{DD} = 0$  V, f = 1.0 MHz, Unmeasured pins returned to GND

| Parameter            | ·               | Limits |     |     |      | Test                              |
|----------------------|-----------------|--------|-----|-----|------|-----------------------------------|
|                      | Symbol          | Min    | Тур | Max | Unit | Conditions                        |
| Input<br>capacitance | CI              |        |     | 15  | . pF | P0 <sub>0</sub> , P0 <sub>3</sub> |
| Output               | Co              | -      |     | 15  | pF   | Part 2                            |
| capacitance          |                 |        |     | 35  | pF   | Ports 3, 8, 9                     |
| I / 0<br>capacitance | C <sub>IO</sub> | _      |     | 15  | pF   | P0 <sub>1</sub> , P0 <sub>2</sub> |
|                      |                 |        |     | 35  | pF   | Ports 4, 5, 10, 11                |

## **AC Characteristics**

## μPD7527A/28A

 $T_A = -10^{\circ}\text{C to } +70^{\circ}\text{C}, V_{DD} = +2.7 \text{ V to } 6.0 \text{ V}$ 

|                                                |                    | •    | Limits |      | Test |                                                |
|------------------------------------------------|--------------------|------|--------|------|------|------------------------------------------------|
| Parameter                                      | Symbol             | Min  | Тур    | Max  | Unit | Conditions                                     |
| Cycle time<br>(Note 1)                         | t <sub>CY</sub>    | 3.3  |        | 200  | μS   | V <sub>DD</sub> = 4.5 V to<br>6.0 V            |
|                                                |                    | 6.9  |        | 200  | μS   |                                                |
| PO <sub>O</sub> event input<br>frequency       | f <sub>P0</sub>    | 0    |        | 610  | kHz  | V <sub>DD</sub> = 4.5 V to<br>6.0 V            |
|                                                |                    | 0    |        | 290  | kHz  |                                                |
| P0 <sub>0</sub> input rise<br>time             | t <sub>POR</sub>   |      |        | 0.1  | μS   |                                                |
| PO <sub>O</sub> input fall<br>time             | t <sub>POF</sub>   |      |        | 0.1  | μS   |                                                |
| PO <sub>O</sub> input pulse<br>width, low      | t <sub>POL</sub>   | 1.63 |        |      | μs   |                                                |
| P0 <sub>0</sub> input pulse<br>width, high     | tрон               | 0.72 |        |      | μS   | $V_{DD} = 4.5 \text{ V to}$<br>6.0 V           |
| SCK cycle time                                 | t <sub>KCY</sub>   | 3.0  |        |      | μS   | Input; V <sub>DD</sub> =4.5 V<br>to 6.0 V      |
|                                                |                    | 3.3  |        |      | μ\$  | Output;<br>V <sub>DD</sub> = 4.5 V to<br>6.0 V |
|                                                |                    | 6.9  |        |      | μS   | Input                                          |
|                                                |                    | 8.0  |        |      | μS   | Output                                         |
| SCK pulse                                      | t <sub>KL</sub>    | 3.35 |        |      | μS   | Input                                          |
| width, low                                     |                    | 3.9  | -      |      | μS   | Output                                         |
| SCK pulse<br>width, high                       | tкн                | 1.4  |        |      | μS   | Input; V <sub>DD</sub> = 4.5 V<br>to 6.0 V     |
|                                                |                    | 1.55 |        |      | μS   | Output;<br>V <sub>DD</sub> = 4.5 V to<br>6.0 V |
| SI set-up time<br>(to rising-edge<br>of SCK)   | <sup>†</sup> SIK   | 300  |        |      | ns   |                                                |
| SI hold time<br>(after rising-<br>edge of SCK) | t <sub>KSI</sub>   | 450  |        |      | ns   |                                                |
| SO output delay                                | t <sub>KSO</sub>   |      |        | 850  | ns   | V <sub>DD</sub> = 4.5 V to<br>6.0 V            |
| falling-edge of SCK)                           |                    |      |        | 1200 | ns   |                                                |
| INTO pulse<br>width, high, low                 | t <sub>IOH</sub> . | 10   |        | _    | μS   |                                                |
| RESET pulse<br>width, high, low                | t <sub>RSH</sub> , | 10   |        |      | μS   |                                                |



## **AC Characteristics (cont)**

## μPD75CG28E

 $T_A = -10$  °C to +70 °C,  $V_{DD} = +5 V \pm 10$  %

|                                                           |                                        | Limits |     |     |      | Test       |
|-----------------------------------------------------------|----------------------------------------|--------|-----|-----|------|------------|
| Parameter                                                 | Symbol                                 | Min    | Тур | Max | Unit | Conditions |
| Cycle time<br>(Note 1)                                    | t <sub>CY</sub>                        | 4.0    | •   | 200 | μS   | _          |
| PO <sub>0</sub> event input frequency                     | f <sub>PO</sub>                        | 0      |     | 500 | kHz  |            |
| PO <sub>0</sub> input rise<br>time                        | t <sub>POR</sub>                       |        |     | 0.2 | μS   |            |
| PO <sub>O</sub> input fall<br>time                        | t <sub>POF</sub>                       | •      |     | 0.2 | μS   |            |
| P0 <sub>0</sub> input pulse<br>width, high, low           | t <sub>POL</sub>                       | 0.8    |     |     | μS   |            |
| SCK cycle time                                            | t <sub>KCY</sub>                       | 3.0    |     |     | μS   | Input      |
|                                                           |                                        | 4.0    |     |     | μS   | Output     |
| SCK pulse<br>width, low                                   | t <sub>KL</sub>                        | 1.8    |     |     | μs   | Output     |
| SCK pulse<br>width, high                                  | t <sub>KH</sub>                        | 1.3    | ٠   |     | μS   | Input      |
| SI set-up time<br>(to rising-edge<br>of SCK)              | t <sub>SIK</sub>                       | 300    |     |     | ns   |            |
| SI hold time<br>(after rising-<br>edge of SCK)            | <sup>t</sup> ksi                       | 450    |     |     | ns   |            |
| SO output delay<br>time (after<br>falling-edge of<br>SCK) | t <sub>KS0</sub>                       |        |     | 850 | ns   |            |
| INTO pulse<br>width, high, low                            | t <sub>IOH</sub> ,<br>t <sub>IOL</sub> | 10     | ·   |     | μS   |            |
| RESET pulse<br>width, high, low                           | t <sub>RSH</sub> ,<br>t <sub>RSL</sub> | 10     |     |     | μS   |            |
| Data input delay<br>time from<br>address                  | t <sub>ACC</sub>                       |        |     | 700 | ns   |            |
| Data input delay<br>time from CE                          | t <sub>CE</sub>                        |        |     | 700 | ns   |            |
| Input hold time<br>after address                          | t <sub>IH</sub>                        | 0      |     |     | ns   |            |

## Note:

(1)  $t_{CY} = 2/f_{CC} \text{ or } 2/f_{C}$ 

## AC Waveform Measurement Points (Except CL1)



## **Oscillation Characteristics**

 $\mu$ PD7527A/28A T<sub>A</sub> = -10°C to +70°C, V<sub>DD</sub> = 2.7 V to 6.0 V

| Parameter                                            | Symbol          | Min  | Тур | Max | Unit | Conditions                                           |
|------------------------------------------------------|-----------------|------|-----|-----|------|------------------------------------------------------|
| System clock<br>oscillation<br>frequency<br>(Note 1) | fcc             | 300  | 400 | 500 | kHz  | R = 39 k0 ±2%<br>V <sub>DD</sub> = 4.5 V to<br>6.0 V |
|                                                      |                 | 150  | 200 | 250 | kHz  | R = 82 kQ ±2%                                        |
| System clock<br>CL1 input                            | fc              | 10   |     | 610 | kHz  | V <sub>DD</sub> = 4.5 V to<br>6.0 V                  |
| frequency<br>(Note 2)                                |                 | 10   |     | 290 | kHz  |                                                      |
| CL1 input rise<br>time (Note 2)                      | t <sub>CR</sub> |      |     | 0.1 | μs   |                                                      |
| CL1 input fall<br>time (Note 2)                      | †CF             |      |     | 0.1 | μs   |                                                      |
| CL1 input<br>pulse width,<br>low (Note 2)            | <sup>‡</sup> CL | 0.7  |     | 50  | μ3   |                                                      |
| CL1 input<br>pulse width,<br>high (Note 2)           | †CH             | 1.63 |     | 50  | μS   | V <sub>DD</sub> = 4.5 V to<br>6.0 V                  |

### μPD75CG28E

 $T_A = -10$  °C to +70 °C,  $V_{DD} = 5 V \pm 10$  %

|                                                      |                   | Limits |     |     |      | Test          |
|------------------------------------------------------|-------------------|--------|-----|-----|------|---------------|
| Parameter                                            | Symbol            | Min    | Тур | Max | Unit | Conditions    |
| System clock<br>oscillation<br>frequency<br>(Note 1) | fcc               | 300    | 400 | 500 | kHz  | R=39 kQ ± 2%  |
|                                                      |                   | 110    | 150 | 190 | kHz  | R=110 kQ ± 2% |
| System clock<br>CL1 input<br>frequency<br>(Note 2)   | fc                | 10     |     | 500 | kHz  |               |
| CL1 input rise<br>time (Note 2)                      | t <sub>CR</sub>   |        |     | 0.2 | μS   |               |
| CL1 input fall<br>time (Note 2)                      | t <sub>CF</sub>   |        | -   | 0.2 | μS   |               |
| CL1 input pulse<br>width, high, low                  | t <sub>CH</sub> , | 8.0    |     | 50  | μ\$  |               |

(1) R, C (see figure 3).

(2) External clock (see figure 4).

## Figure 3. Recommended RC Oscillator Circuit





Figure 4. Recommended External Clock Circuit



## Stop Mode Low Voltage Data Retention Characteristics

## иPD7527A/28A

 $T_A = -10^{\circ}C \text{ to } +70^{\circ}C$ 

|                                               |                   | Limits              |     |                           |      | Test                               |
|-----------------------------------------------|-------------------|---------------------|-----|---------------------------|------|------------------------------------|
| Parameter                                     | Symbol            | Min                 | Тур | Max                       | Unit | Conditions                         |
| Data retention<br>supply voltage              | V <sub>DDDR</sub> | 2.0                 |     | 6.0                       | ٧    |                                    |
| Data retention supply current                 | IDDOR             |                     | 0.3 | 10                        | μA   | V <sub>DDDR</sub> =2 V<br>(Note 1) |
|                                               |                   |                     | 7   | 30                        | μΑ   | V <sub>DDDR</sub> =2V<br>(Note 2)  |
| Data retention<br>RESET input<br>voltage high | V <sub>IHDR</sub> | 0.9 V <sub>DE</sub> | DDR | V <sub>DDDR</sub><br>+0.2 | ٧    |                                    |
| RESET set-up time                             | tsrs              | 0                   |     |                           | μS   |                                    |
| RESET hold time                               | tHRS              | 0                   |     |                           | μS   |                                    |

### μPD75CG28E

 $T_A = -10$  °C to +70 °C

| Parameter                                     |                   | Limits               |     |                           |      | Test                  |
|-----------------------------------------------|-------------------|----------------------|-----|---------------------------|------|-----------------------|
|                                               | Symbol            | Min                  | Тур | Max                       | Unit | Conditions            |
| Data retention<br>supply voltage              | V <sub>DDDR</sub> | 2.0                  |     | 5.5                       | ٧    |                       |
| Data retention<br>supply current              | IDDDR             |                      | 7   | 30                        | μΑ   | V <sub>DDDR</sub> =2V |
| Data retention<br>RESET input<br>voltage high | VIHDR             | 0.9 V <sub>DDD</sub> | R   | V <sub>DDDR</sub><br>+0.2 | ٧    |                       |
| RESET set-up time                             | tsrs              | 0                    |     |                           | μS   |                       |
| RESET hold time                               | thrs              | 0                    |     |                           | μS   |                       |

#### Note:

- (1) Without zero-cross detector
- (2) With zero-cross detector

### **Data Retention Mode Timing**



## $\mu$ PD75CG28E EPROM Interface

A 4-Kbyte EPROM (2732) plugs into socket pins on top of the  $\mu$ PD75CG28E. A high input to MSEL selects  $\mu$ PD7527A mode and fixes the A<sub>11</sub> output high level in order to access the upper 2-Kbytes of the 4-Kbyte EPROM. When MSEL is open,  $\mu$ PD7528A mode is selected. All EPROM addresses can be accessed because A<sub>11</sub> functions as the MSB of the address. Figure 5 shows the address control unit. Figures 6 and 7 show the  $\mu$ PD75CG28E connected with the 2732.

Figure 8 shows the EPROM read timing. Data is read into the instruction buffer at the end of the T4 state. The chip enable ( $\overline{\text{CE}}$ ) signal is made active during 2 states (T3, T4) in order to decrease the power consumption of the EPROM.

Figure 5. Address Control Unit





Figure 6. Connection with the 2732 (μPD7527A Mode)



Figure 7. Connection with the 2732 (μPD7528A Mode)



Figure 8. EPROM Read Timing





## **Timing Waveforms**

## EPROM (µPD75CG28E only)



## Clock



# Differences Among the $\mu$ PD7527A/28A/CQ28E

|                           | μPD75CG28E                                                             | μ <b>P</b> D7527 <b>A</b>                                               | μPD7528A               |  |
|---------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------|--|
| Program memory            | 4 Kbyte EPROM<br>(2732)<br>connectable<br>on top                       | On-chip 2 Kbyte<br>ROM                                                  | On-chip 4 Kbyte<br>ROM |  |
| Data memory<br>(RAM)      | 160×4                                                                  | 128×4                                                                   | 160×4                  |  |
| High-voltage output lines | All open-drain<br>outputs                                              | On-chip load capacitor or open drain output (bit by bit, mask optional) |                        |  |
| V <sub>LOAD</sub> pin     | No                                                                     |                                                                         |                        |  |
| Zero-cross<br>detection   | Yes                                                                    | Mask optional                                                           |                        |  |
| Package                   | 42-pin ceramic piggyback DIP bottom pin compatible with μPD7527A / 28A | 42-pin plastic DIP<br>42-pin plastic<br>shrink DIP                      |                        |  |
| Power supply              | 5 V                                                                    | 2.7 V to 6.0 V                                                          |                        |  |

## Serial Interface



## Interrupt Input



## Reset Input

