

# MEX6812-1

## Advance Information

### 2K STATIC RAM MODILI F

The MEXB8121 2K Static RAM Module, consisting of 16 Nechanel MOS memory devices, provides the EXDRESIES with 2088 x 9 bits of random access memory. This memory is organreceivers and the base address selection southless interacte the 2K Static RAM Module with the EXDRESIES bus. The address selection southless permit the user to select the base location address of memory array in IK byte increments (1000; 100; 2004, etc.). The color of the control of the control of the control of the control of ourse goals may as RAM or people ROM (protecting the mem-

- ory contents by inhibiting the memory write function).

   TTI Voltage Compatible High Impedance Inputs
- TTE Voltage Compatible High Impedance in
- Three-State Data Outputs
- 2048 x 8 Bits of Static N-Channel MOS Memory in Two 1024-Byte Arrays
- Switch-Selectable Base Location Address for Each Memory Array
   500 ns Memory Access Time
- Each Array Switch-Selectable as a RAM or ROM (RAM Protected by Inhibiting Memory Write Function)

EXORciser 2K STATIC RAM MODULE

#### **EXORciser**



#### 2K STATIC RAM MODULE





#### MODILI E SPECIFICATIONS

(More: Positive current flow is defined as flowing into the terminal, negative current flow as flowing from the terminal.)

| Specification                                                                                                                | Value                                                                                                                                                                                                                                                                     |
|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Memory Type                                                                                                                  | N-channel MOS static RAM                                                                                                                                                                                                                                                  |
| Memory Organization                                                                                                          | 2048 x 8 bits organized into two 1024 x 8 bit arrays                                                                                                                                                                                                                      |
| Access Time                                                                                                                  | 500 ns                                                                                                                                                                                                                                                                    |
| Input Signals Logic "0" Logic "1"                                                                                            | TTL voltage compatible<br>0.0-0.85 V 1-250 µA max at 0.4 VI<br>2.0-5.25 V 125 µA max at 5.25 VI                                                                                                                                                                           |
| Data Bus Input Logic "0" Input Logic "1" Output Logic "0" Output Logic "0" Output Logic "1" Output Off State Leakage Current | These-state TTL voltage compatible (0.0 85 V I 1/000 A Hous at 0.4 VI 2.0 5.5 V I 1/000 A Hous at 0.4 VI 2.0 5.5 V I 55 uA max at 5.4 VI 2.5 V I max at 40 mA through a resistor to ground 2.6 V min at 10 mA through a resistor to V <sub>CC</sub> 100 µA max at 2.6 V I |
| Operating Temperature                                                                                                        | 0 to 70 <sup>0</sup> C                                                                                                                                                                                                                                                    |
| Power Requirements                                                                                                           | 5 Vdc at 1 A max                                                                                                                                                                                                                                                          |
| Dimensions<br>Width<br>Height<br>Thickness                                                                                   | 9.75 in.<br>5.75 in.<br>0.062 in.                                                                                                                                                                                                                                         |

#### **EXORciser INTERFACE SIGNALS**

The MEX6812-1 2K Static RAM Module interfaces directly with the EXORciser bus using the 8-bit bi-directional data bus, the 16-bit address bus, read/orite line, 92 clockline and valid user's address line. These lines permit the EXORciser to have complete control over the 2K Static RAM Mortids

Data Bus (DD-D7) — These eight bi-directional lines, when enabled, provide a two-way transfer of data between the MPU Module and the 2K Static RAM Module. The data bus receives on the 2K Static RAM Module are continually enabled to receive data. The data bus drivers on this module are continually enabled to receive data. The data bus drivers on this module are in their off or high impedance state except when the module is selected during a memory read operation.

Address Bus (A0-A15) — These 16 lines, when enabled, transfer the selected memory address to the 2K Static RAM Module. The MPU Module controls the operation of these three state lines.

Read/Write (R/W) — This MPU Module output signal indicates to the 2K Static RAM Module whether the EXORciser is performing a memory read operation (high) or write operation (low). The normal standby state of this signal is read (high). Also, when the MC6800 MPU on the MPU Module is halted, this signal will be in a read state.

Valid User's Address (VUA) — This signal indicates that the address on the address bus is valid and the EXORciser is not addressing EXbug (upper 4K bytes of

memory). Phase 2 (o2) Clock Signal — This signal is between 100 kHz and 1 MHz, and is used to synchronize the transfer of data on the data bus. This signal is controlled by the MPII Modula.