# **DAILY ASSESSMENT FORMAT**

| Date:                 | 2/06/2020                                                                                                                                 | Name:                  | Akshatha M Deshpande |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------|
| Course:               | DIGITAL DESIGN USING HDL                                                                                                                  | USN:                   | 4AL17EC006           |
| Topic:                | FPGA Basics: Architecture, Applications and Uses,Verilog HDL Basics by Intel,Verilog Testbench code to verify the design under test (DUT) | Semester<br>& Section: | 6th Sem A sec        |
| Github<br>Repository: | AkshathaDeshpande                                                                                                                         |                        |                      |



#### Report – Report can be typed or hand written for up to two pages.

#### **FPGA Architecture:**

A basic FPGA architecture (Figure 1) consists of thousands of fundamental elements called configurable logic blocks (CLBs) surrounded by a system of programmable interconnects, called a fabric, that routes signals between CLBs. Input/output (I/O) blocks interface between the FPGA and external devices.

Depending on the manufacturer, the CLB may also be referred to as a logic block (LB), a logic element (LE) or a logic cell (LC).



# **FPGA Application:**

Many applications rely on the parallel execution of identical operations; the ability to configure the FPGA's CLBs into hundreds or thousands of identical processing blocks has applications in image processing, artificial intelligence (AI), data center hardware accelerators, enterprise networking and automotive advanced driver assistance systems (ADAS).

Many of these application areas are changing very quickly as requirements evolve and new protocols and standards are adopted. FPGAs enable manufacturers to implement systems that can be updated when necessary.

#### **FPGA Uses:**

◆ FPGAs are often used to provide a custom solution in situations in

which developing an ASIC would be too expensive or time-consuming.

- An FPGA application can be configured in hours or days instead of months. Of course, the flexibility of the FPGA comes at a price.
- An FPGA is likely to be slower, require more PCB area and consume more power than an equivalent ASIC.

### Verilog HDL basics by Intel:

- ◆ What is verilog?
- Verilog History
- Verilog terminology
- RTL synthesis
- Data types,Net data types,Variable data types
- Module instantiation
- Port declaration, Port connection rules
- Parameters, assigning values
- Operators ,Assignment statements
- Loops ,case statements
- Clock enable
- Functional counter

# Writing verilog test benches:

```
module fulladder_test;

reg a,b,c;
wire s, cout;
integer correct;
fulladder FA (a,b,c,s,cout);
initial
begin
correct = 1;
#5 a=1; b=17 c=0; #5;
if ((s != 1) || (cout != 0))
correct = 0;

#5 display ("%d", correct);
end
endmodule

Shall display 1 if outputs are correct; and display 0 otherwise.
```

# Write a verilog code to implement NAND gate in all different styles:

#### **IMPLEMENTATION:**

```
module m41 (input a,
input b,
input c,
input d,
input s0, s1,
output out);
assign out = s1 ? (s0 ? d : c) : (s0 ? b : a);
endmodule
```

### **TEST BENCH:**

```
module top;
wire out;
reg a;
reg b;
reg c;
reg d;
reg s0, s1;
m41 name(.out(out), .a(a), .b(b), .c(c), .d(d), .s0(s0), .s1(s1));
initial
begin
a=1'b0; b=1'b0; c=1'b0; d=1'b0;
s0=1'b0; s1=1'b0;
#500 $finish;
```

```
#500 $finish;
end
always #40 a=~a;
always #20 b=~b;
always #10 c=~c;
always #5 d=~d;
always #80 s0=~s0;
always #160 s1=~s1;
always@(a or b or c or d or s0 or s1)
$monitor("At time = %t, Output = %d", $time, out);
endmodule
```

Date: 2/06/2020 Name: Akshatha M Deshpande

Course: Python USN: 4AL17EC006
Topic: Interactive data Semester & 6th Sem A sec
visualization with bokeh Section:

visualization with bokeh, webscraping with python

beautiful soup

#### **AFTERNOON SESSION DETAILS**

## Image of session



### Report - Report can be typed or hand written for up to two pages.

#### Interactive data visualization with bokeh:

- Introduction to Bokeh
- ◆ Installing Bokeh
- Plotting Triangles and Circle Glyphs(Practice)
- Using Bokeh with Pandas
- Plotting Education Data (Practice)
- Plotting Weather Data (Practice)
- Visual Attributes
- Time-series Plots
- More Visualization Examples with Bokeh
- Plotting Time Intervals of the Motion Detector
- ◆ Hover Tool Implementation

# Web scraping with python beautiful soup:

- Web scraping is scraping information from web.
- We will use the beautiful soup library
- It enables us to grab the information from the big website
- Again the jupyter notebook comes into picture as we are working with the data
- The data is thus extracted from the specified website.

