### DAILY ASSESSMENT FORMAT

| Date:                     | 3/6/2020                          | Name:                     | Akshay               |
|---------------------------|-----------------------------------|---------------------------|----------------------|
| Course:                   | Python                            | USN:                      | 4AL17EC008           |
| Topic:                    | Build a Web-based Financial Graph | Semest<br>er &<br>Section | 6 <sup>th</sup> -'A' |
| Github<br>Reposit<br>ory: | Akshay-Online-Course              | E-mail:                   |                      |

## FORENOON SESSION DETAILS



Betalyzer is a fully function web app that uses some key Python libraries to create a financial technology application in 200 lines of code. Betalyzer makes use of the modern financial data and web stack including pandas, Flask, Quandl, and Jupyter.

### Procedure:

- 1. Save status of the whole board weekly as a CSV file.
- 2. Read all historical CSV files into a Pandas DataFrame.

- 3. Sort, filter, group and manipulate the data into agreed formats of how we want to track progress (by the status of activity, workstream, etc.).
- 4. Write the output to an Excel file with the data from each analysis within its own sheet, formatted in such a way that it can be simply copied and pasted into <a href="think-cell">think-cell</a> charts.
- 5. Create tables and charts for the reporting package for the monthly steering committee meeting.
- 6. Scrape data of real estate listings, including address, size, number of rooms, asking price, and other features, for a given area; a few hundred to perhaps a thousand lines in total.
- 7. Save into a Python data structure.
- 8. Connect to the Google Maps API and, for each listing, retrieve the distance between the property and key landmarks such as the sea, the city center, nearest train station, nearest airport, etc.
- 9. Export the data to an Excel file.
- 10. Use standard Excel functionality to run regressions, calculate statistics and create charts on standard metrics such as price per square meter and distance to landmarks.



| Date:   | 3/6/2020                              | Name:   | Akshay               |
|---------|---------------------------------------|---------|----------------------|
| Course: | Digital Design using HDL              | USN:    | 4AL17EC008           |
| Topic:  | EDA Playground Online complier        | Semest  | 6 <sup>th</sup> -'A' |
|         | 2. EDA Playground Tutorial Demo       | er &    |                      |
|         | Video                                 | Section |                      |
|         | 3. How to Download And Install Xilinx | :       |                      |
|         | Vivado Design Suite                   |         |                      |
|         | 4. Vivado Design Suite for            |         |                      |
|         | implementation of HDL code            |         |                      |
| Github  | Akshay-Online-Course                  | E-mail: |                      |
| Reposit |                                       |         |                      |
| ory:    |                                       |         |                      |

# AFTERNOON SESSION DETAILS



Report – Report can be typed or hand written for up to two pages.

EDA Playground is a web browser-based integrated development environment (IDE) for simulation of System Verilog, Verilog, VHDL, C++/System C and other HDLs. EDA Playground is a free web application that allows users to edit, simulate, share, synthesize, and view waves for hardware description language (HDL) code.

#### About Xilinx Vivado

Vivado Design Suite is a software suite produced by Xilinx for synthesis and analysis of HDL designs, superseding Xilinx ISE with additional features for system on a chip development and high-level synthesis. Vivado represents a ground-up rewrite and re-thinking of the entire design flow (compared to ISE), and has been described by reviewers as "well-conceived, tightly integrated, blazing fast, scalable, maintainable, and intuitive".

Like the later versions of ISE, Vivado includes the in-built logic simulator ISIM. Vivado also introduces high-level synthesis, with a toolchain that converts C code into programmable logic. Vivado has been described as a "state-of-the-art comprehensive EDA tool with all the latest bells and whistles in terms of data model, integration, algorithms, and performance".

```
Implement 4 to 1 MUX using structural modelling style and
test the module in an online/offline compiler.
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity mux2 1 is
  port(A,B: in STD LOGIC;
  S: in STD LOGIC;
  Z: out STD LOGIC);
  end mux2 1;
architecture Behavioral of mux2 1 is
begin
process (A,B,S) is
begin
if (S ='0') then
Z \leq A;
else
Z <= B;
end if;
end process;
end behavioral;
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity mux4 1 is
```

```
port(
A,B,C,D: in STD_LOGIC;
S0,S1: in STD_LOGIC;
Z: out STD_LOGIC
);
end mux4_1;
architecture Behavioral of mux4_1 is
component mux2_1
 port( A,B : in STD_LOGIC;
 S: in STD_LOGIC;
 Z: out STD_LOGIC);
end component;
signal temp1, temp2: std_logic;
begin
m1: mux2_1 port map(A,B,S0,temp1);
m2: mux2_1 port map(C,D,S0,temp2);
m3: mux2_1 port map(temp1,temp2,S1,Z);
end behavioral;
```