#### **DAILY ASSESSMENT FORMAT**

| Date:       | 05-06-2020                                                                                                      | Name:                  | Prajwal Kamagethi Chakravarti<br>P L |
|-------------|-----------------------------------------------------------------------------------------------------------------|------------------------|--------------------------------------|
| Course:     | Digital design using HDL                                                                                        | USN:                   | 4AL17EC073                           |
| Topic:      | <ul> <li>Verilog Tutorials and practice<br/>programs</li> <li>Building/ Demo projects using<br/>FPGA</li> </ul> | Semester<br>& Section: | 6 <sup>th</sup> & B                  |
| GitHub      | https://www.github.com/alvas-                                                                                   |                        |                                      |
| Repository: | education-foundation/Prajwal-<br>Kamagethi.git                                                                  |                        |                                      |



- FPGA stands for Field Programmable Gate Array. It is an integrated circuit which can be "field" programmed to work as per the intended design.
- Verilog like any other hardware description language, permits the designers to design a design in either Bottom-up or Top-down methodology.
- Verilog simulator was first used beginning in 1985 and was extended substantially through 1987.
- Various stages of ASIC/FPGA:

**Specification** 

**High Level Design** 

Micro Design/Low level design:

**RTL** coding

Simulation

**Synthesis** 

Place and route

An FPGA designer likes working on this due to these reasons:

Very fast on-chip (FPGA) demonstration

Simple and fast design process on FPGA

**FPGA's programmability** 

FPGA's high performance

**FPGA's flexibility** 

We also learnt the different ways and techniques of designing FPGA.

Implement a verilog module to count number of 0's in a 16 bit number in compiler.

```
Verilog code:
module num_zero_ones
(input [15:0] In,
output reg [4:0] ones,
output reg [4:0] zeros);
integer i, o, z;
always
@(in)
begin
o = 0;
```

z = 0;

for(i=0;i<16;i=i+1)

```
if(In[i] == 1'b1)
o = o + 1;
z = 16-o;
ones = o;
zeros = z;
end
endmodule
```



# **VHDL code for Clock divider on FPGA:**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
USE IEEE.STD_LOGIC_UNSIGNED.ALL;
entity clock_div is
port (
    clk_in: in std_logic; -- clock input on FPGA
    clk_out: out std_logic -- clock output
    );
end clock_div;
architecture Behavioral of clock_div is
signal divisor: std_logic_vector(27 downto 0):=(others =>'0');
```

```
begin
process(clk_in)
begin
if(rising edge(clk in)) then
divisor <= divisor + x"0000001";
-- If(divisor>=x"2FAF07F") then -- for running on FPGA -- comment when running simulation
-- Modify the divisor (x"2FAF07F"=49999999) above to get the clock frequency you want:
-- Frequency of clk_out = Frequency of (clk_in) divided by (divisor + 1)
-- If the frequency of clk in is 50MHz and the divisor is 49999999=x"2FAF07F",
-- the frequency of clk out is 1Hz
if(divisor>=x"0000001") then -- for running simulation -- comment when running on FPGA
-- divisor = 1 => divide clock by half for simulation purposes
divisor <= x"0000000";
end if;
end if;
end process;
--clk out <= '0' when divisor < x"17D7840" else '1'; -- half of the clock divisor x"17D7840" = (divisor
+ 1)/2
clk out <= '0' when divisor < x"0000001" else '1';-- divide clock by half
end Behavioral;
```

| Date:                | 05-06-2020                                                                      | Name:              | Prajwal Kamagethi Chakravarti<br>P L |
|----------------------|---------------------------------------------------------------------------------|--------------------|--------------------------------------|
| Course:              | Udemy-python                                                                    | USN:               | 4AL17EC073                           |
| Topic:               | Build a data collector web app with PostGreSQL and Flask                        | Semester &Section: | 6 <sup>th</sup> & B                  |
| GitHub<br>repository | https://www.github.com/alvas-<br>education-foundation/Prajwal-<br>Kamagethi.git |                    |                                      |

### **AFTERNOON SESSION DETAILS**

# Image of session





# Report -

- In this section we learnt to build a data collector web application, which collects height data from the user and sends the survey result via e-mail.
- To deploy the application to a live web server, Heroku platform is used and to save the data from the users, database is created in Heroku using credentials
- We can install Heroku CLI using this shell script.
- Then we have to Create python virtual environment for the project.
- To activate this environment, use this common inside book server directory.
- Then we install flask and write the code and run it.
- Then writing the database we need for our application is necessary.
- We need to define configurations for deploying environments
- Then we need to use flask package for database manipulations.
- After finishing the code completely Commit changes using git and push to Heroku.