## **DAILY ASSESSMENT FORMAT**

| Date:                 | 04/06/2020                                                         | Name:               | Sachin Krishna Moger |
|-----------------------|--------------------------------------------------------------------|---------------------|----------------------|
| Course:               | DIGITAL DESIGN USING HDL                                           | USN:                | 4AL17EC103           |
| Topic:                | Hardware modelling using Verilog FPGA and ASIC Interview questions | Semester & Section: | 6-B                  |
| Github<br>Repository: | Sachin-Courses                                                     |                     |                      |



```
Verilog code for t-flipflop:
module tff ( input clk,
              input rstn,
              input t,
            output reg q);
  always @ (posedge clk) begin
    if (!rstn)
      q \ll 0;
    else
      if (t)
          q \leq q;
      else
          q \leq q;
  end
endmodule
Testbench:
module tb;
 reg clk;
 reg rstn;
 reg t;
  tff u0 (.clk(clk),
            .rstn(rstn),
            .t(t),
          .q(q));
  always #5 clk = ~clk;
  initial begin
    {rstn, clk, t} <= 0;
    $monitor ("T=%0t rstn=%0b t=%0d q=%0d", $time, rstn, t, q);
    repeat(2) @(posedge clk);
    rstn <= 1;
    for (integer i = 0; i < 20; i = i+1) begin
      reg [4:0] dly = $random;
      #(dly) t <= $random;</pre>
    end
  #20 $finish;
  end
endmodule
```