

## 1 Solution to Question-1

## 1.1 Part A: FSM State Diagram

**Motivation -** The issue in MSI protocol with regards to Cache-to-Cache transfer is that either all sharers will reply to the BusRd/BusRdX requests or none of them will. In first case, there will be unnecessary bus traffic and in the second case longer latency LLC access will be incurred. To solve this, we need one of the sharers to own the responsibility to provide any requests with the data and hence a new state C is introduced.

The cache to cache transfer is ensured in the following scenarios:

- Suppose a given core X, not having a block B in its cache wants to read it. If there's no cache in C state for that block B, then X will go into C state for B instead of S state, so that it can aid cache-to-cache transfers for further accesses of B on other cores.
- When a core X not having a block B in cache wants to read/write to it, and B is present in C state in another core Y's cache then, Y will reply with the data to X.
- When a block in C state is evicted, there will be no one in C state. As soon as a cache not having the block tries to fetch it, it will go into C state and fulfill further requests.



Figure 1: MCSI State Transition Diagram

| Event/<br>State | Load                                                                                                                 | Store                                                    | Evict                     | BusRd                            | BusRdX                           | BusInv |
|-----------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------|----------------------------------|----------------------------------|--------|
| I               | BusRd / C (if no one else in C state) BusRd / S (if someone else in C state) (LLC access needed if no C / M present) | BusRdx / M<br>(LLC access needed if<br>no C / M present) |                           |                                  |                                  |        |
| S               | Load / S                                                                                                             | Send BusInv to other<br>Sharers & C, Store / M           | -/1                       |                                  | -/1                              | -/1    |
| С               | Load / C                                                                                                             | Send BusInv to other<br>Sharers, Store / M               | -/1                       | BusReply / C<br>(cache-to-cache) | BusReply / I<br>(cache-to-cache) | -/1    |
| M               | Load / M                                                                                                             | Store / M                                                | BusWB / I<br>(LLC update) | BusReply / C<br>(LLC update)     | BusReply / I<br>(cache-to-cache) |        |

Original State Transition Entries New State Transition Entries

Figure 2: MCSI State Transition Table

# 1.2 Part B : Additional Hardware Support

We do require an additional support from hardware to implement MCSI protocol. Whenever a cache not having a block tries to fetch it, we need to identify whether any other cache has it in C state. In order to do this, we use a mechanism outlined below:

C-Line: This is a shared line which the caches use to assert whether the block B in context, is present with them in C state or not. A cache having the block in C state will assert a value 1 on the line, while those who don't, assert 0. A simple OR logic of all the asserted values signifies whether any cache has the block in C state or not.

- Core X tries to read a block B, but misses in the cache. Consequently, it will issue a BusRd.
- When the sharers of the block see this *BusRd*, they assert on the **C-Line**. Now, X's cache controller knows whether to go into C state or the S state when it receives the block.

### 1.3 Part C: MESI vs MCSI



Figure 3: Events in MESI Protocol



Figure 4: Events in MCSI Protocol

- We **assume** that consumption is of non-destructive nature i.e. the consumers can read a value of shared variable multiple times.
- In every iteration the producer (C0) generates the data in shared variable ready to be consumed by consumers (C1, C2, C3). We **assume** the processes/threads are synchronized properly and consumption attempts happen strictly after production of data.
- From the diagrams, it is evident that in the case of MCSI protocol, **cache-to-cache** transfers are maximized as two reads in every iteration can be served from C0 in contrast to memory/LLC access required for every read in the case of MESI protocol.

# 2 Solution to Question-2

## 2.1 Directory Side

#### New notations added

 $S^E$ : Intermediate state after eviction from S state, waiting for E-Ack E: Evict signal sent to caches

 $M^E$ : Intermediate state after eviction from M state, waiting for dirty data E-Ack: Acknowledgement received from caches for E signal

Evict: A local event indicating eviction needed for a dir entry

## Highlights

• Any entry being evicted from dir needs to invalidate its sharers/owners

- A directory entry in I state can simply be replaced when an eviction of the entry is needed
- A directory entry in S state needs to send E signal to all the sharers and initialize a counter E-Ack=|S| to wait for caches to acknowledge.
- A directory entry in M state needs to send E signal to the owner (cache having the block in M state) and wait for response having dirty data. The dirty data needs to be updated in the memory/shared LLC
- The directory serves only those GetS/GetM requests (for the entry being evicted) which have been received before eviction was initiated. Any request post this will be queued and served after eviction is complete

## 2.2 Cache Side

### New notations added

 $IS^{DE}$ ,  $IM^{ADE}$ ,  $IM^{AE}$ ,  $SM^{ADE}$ ,  $SM^{AE}$ : Intermediate state upon receiving E from dir in  $IS^{D}$ ,  $IM^{AD}$ ,  $IM^{A}$ ,  $SM^{AD}$ ,  $SM^{A}$  state respectively

## Highlights

- If an E signal is received for some block not in I state then cache controller must initiate the process of invalidating it.
- When E is received for a block in S state, it's invalidated and E-Ack is sent to dir.
- When E is received for a block in M state, it's invalidated (intermed. state II<sup>A</sup>) and dirty data is sent to dir and Put-Ack is awaited from dir.
- The behaviour for the new intermediate states  $IS^{DE}$ ,  $IM^{ADE}$ ,  $IM^{ADE}$ ,  $IM^{ADE}$ ,  $SM^{ADE}$ ,  $SM^{ADE}$  is very similar to the corresponding old intermediate states.
- $IS^{DE}$ : While transitioning from I to S the cache received an E signal and moved to  $IS^{DE}$  state. Now, it waits for the data from dir/owner and upon receiving it, will fulfill the load request and then transition to I state.

- $IM^{ADE}$ ,  $IM^{AE}$ : While transitioning from I state to M, the cache received an E signal and moved to  $IM^{ADE}$  or  $IM^{AE}$  state depending upon the previous state. Now, it waits for the Inv-Ack and perhaps data from dir/owner. Upon receiving them, it will fulfill the store request, send the data with PutM to directory and then transition to I state.
- $SM^{ADE}$ ,  $SM^{AE}$ : Similarly, while transitioning from S state to M, the cache received an E signal and moved to  $SM^{ADE}$ ,  $SM^{AE}$  state depending upon the previous state. Now, it waits for the Inv-Ack and perhaps data from dir/owner. Upon receiving them, it will fulfill the store request, send the data with PutM to directory and then transition to I state.

| State/<br>Event | GetS                                                                         | GetM                                                                             | PutS-Not Last                                      | PutS-Last                                            | PutM + data from<br>Owner                                       | PutM + data from<br>Non-Owner                      | Data                    | Evict                                               | E-Ack | Last E-Acl |
|-----------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------|-------------------------|-----------------------------------------------------|-------|------------|
| 1               | Send data to Req,<br>Add Req to Sharers / S                                  | Send data to Req,<br>set owner to Req / M                                        | Send Put-Ack to<br>Req                             | Send Put-Ack to<br>Req                               |                                                                 | Send Put-Ack to<br>Req                             |                         | Replace                                             |       |            |
| S               | Send data to Req,<br>Add Req to Sharers                                      | Send data to Req, Send Inv<br>to Sharers, clear Sharers,<br>set Owner to Req / M | Remove Req from<br>Sharers, Send<br>Put-Ack to Req | Remove Req from<br>Sharers, Send<br>Put-Ack to Req/I |                                                                 | Remove Req from<br>Sharers, Send<br>Put-Ack to Req |                         | Send E to<br>Sharers / S <sup>E</sup><br>E-Ack =  S |       |            |
| M               | Send Fwd-GetS to Owner,<br>Add Req and Owner to<br>Sharers, clear Owner / SD | Send Fwd-GetM to Owner,<br>set Owner to Req                                      | Send Put-Ack to<br>Req                             | Send Put-Ack to<br>Req                               | Copy data to memory,<br>clear Owner,<br>Send Put-Ack to Req / I | Send Put-Ack to<br>Req                             |                         | Send E to<br>Owner / M <sup>E</sup>                 |       |            |
| SD              | Stall                                                                        | Stall                                                                            | Remove Req from<br>Sharers, Send<br>Put-Ack to Req | Remove Req from<br>Sharers, Send<br>Put-Ack to Req   |                                                                 | Remove Req from<br>Sharers, Send<br>Put-Ack to Req | Copy data to memory / S | Stall                                               |       |            |
| SE              | Add to Queue                                                                 | Add to Queue                                                                     | E-Ack /<br>Send Put-Ack to<br>Req                  | Send Put-Ack to<br>Req<br>/ Replace                  |                                                                 | E-Ack /<br>Send Put-Ack to<br>Req                  |                         |                                                     | E-Ack | Replace    |
| WE              | Add to Queue                                                                 | Add to Queue                                                                     | Send Put-Ack to<br>Req                             | Send Put-Ack to<br>Req                               | Copy data to memory,<br>Send Put-Ack to Owner<br>/ Replace      | Send Put-Ack to<br>Req                             |                         |                                                     |       |            |

Figure 5: Directory side state table

| State/<br>Event | Load                      | Store                      | Replacement                                  | Fwd-GetS                                      | Fwd-GetM                              | Inv                            | Put-Ack | Data from Dir<br>(ack=0)                         | Data from Dir<br>(ack>0) | Data from owner                                  | Inv-Ack | Last-Inv Ack                                                 | Evict<br>(E signal)        |
|-----------------|---------------------------|----------------------------|----------------------------------------------|-----------------------------------------------|---------------------------------------|--------------------------------|---------|--------------------------------------------------|--------------------------|--------------------------------------------------|---------|--------------------------------------------------------------|----------------------------|
| I               | Send GetS<br>to Dir / ISD | Send GetM<br>to Dir / IMAD |                                              |                                               |                                       |                                |         |                                                  |                          |                                                  |         |                                                              | Ignore                     |
| SD              | Stall                     | Stall                      | Stall                                        |                                               |                                       | Stall                          |         | -/S                                              |                          | -/S                                              |         |                                                              | -/ISDE                     |
| IMAD            | Stall                     | Stall                      | Stall                                        | Stall                                         | Stall                                 |                                |         | -/M                                              | -/IMA                    | -/M                                              | Ack     |                                                              | -/IMADE                    |
| IMA             | Stall                     | Stall                      | Stall                                        | Stall                                         | Stall                                 |                                |         |                                                  |                          |                                                  | Ack     | -/M                                                          | -/IMAE                     |
| S               | Hit                       | Send GetM<br>to Dir / SMAD | Send PutS to<br>Dir / SIA                    |                                               |                                       | Send Inv-Ack<br>to Req / I     |         |                                                  |                          |                                                  |         |                                                              | Send E-Ack<br>Dir / I      |
| SMAD            | Hit                       | Stall                      | Stall                                        | Stall                                         | Stall                                 | Send Inv-Ack<br>to Req / IMAD  |         | -/M                                              | -/SM <sup>A</sup>        |                                                  | Ack     |                                                              | -/SM <sup>ADE</sup>        |
| SMA             | Hit                       | Stall                      | Stall                                        | Stall                                         | Stall                                 |                                |         |                                                  |                          |                                                  | Ack     | -/M                                                          | -/SM <sup>AE</sup>         |
| M               | Hit                       | Hit                        | Send PutM +<br>data to Dir / MI <sup>A</sup> | Send data to<br>Req and Dir / S               | Send data<br>to Req / I               |                                |         |                                                  |                          |                                                  |         |                                                              | Send PutM data to Dir /    |
| MIA             | Stall                     | Stall                      | Stall                                        | Send data to<br>Reg and Dir / SI <sup>A</sup> | Send data<br>to Req / II <sup>A</sup> |                                | -/I     |                                                  |                          |                                                  |         |                                                              | <b>-/  </b> A              |
| SIA             | Stall                     | Stall                      | Stall                                        |                                               |                                       | Send Inv-Ack<br>to Req / IIA   | -/I     |                                                  |                          |                                                  |         |                                                              | -Send E-Ad<br>to Dir / IIA |
| A               | Stall                     | Stall                      | Stall                                        |                                               |                                       |                                | -/      |                                                  |                          |                                                  |         |                                                              | Ignore                     |
| ISDE            | Stall                     | Stall                      | Stall                                        |                                               |                                       | Stall                          |         | Send E-Ack to Dir / I                            |                          | Send E-Ack to Dir / I                            |         |                                                              |                            |
| IMADE           | Stall                     | Stall                      | Stall                                        | Stall                                         | Stall                                 |                                |         | Perform Store & Send<br>PutM + data to Dir / IIA | -/IM <sup>AE</sup>       | Perform Store & Send<br>PutM + data to Dir / IIA | Ack     |                                                              |                            |
| IMAE            | Stall                     | Stall                      | Stall                                        | Stall                                         | Stall                                 |                                |         |                                                  |                          |                                                  | Ack     | Perform Store & Send<br>PutM + data to Dir / II <sup>A</sup> |                            |
| SMADE           | Hit                       | Stall                      | Stall                                        | Stall                                         | Stall                                 | Send Inv-Ack<br>to Req / IMADE |         | Perform Store & Send<br>PutM + data to Dir / IIA | -/SM <sup>AE</sup>       |                                                  | Ack     |                                                              |                            |
| SMAE            | Hit                       | Stall                      | Stall                                        | Stall                                         | Stall                                 |                                |         |                                                  |                          |                                                  | Ack     | Perform Store & Send<br>PutM + data to Dir / IIA             |                            |

Figure 6: Cache side state table