#### **INDIAN INSTITUTE OF TECHNOLOGY ROORKEE**



## **Weekly Progress Report**

Project: TinyML-Based Project on FPGA Board with RISC-V Core

Name: Aman Chauhan

**Branch:** Btech. Computer Science and Engineering (CSE Core)

Roll Number: 22BCE0476

**College:** Vellore Institute of Technology, Vellore

**Mentor**: Dr. Sudip Roy

Week: 1 report

**Date:** 23rd May 2025



## Introduction



 This report summarizes my progress during the first week of research and practical learning for the TinyML-based project on an FPGA platform using a RISC-V core. The focus was to build a strong foundational understanding of the three core technologies involved: FPGA hardware, RISC-V architecture, and Tiny Machine Learning (TinyML). Additionally, I started working on practical aspects such as FPGA programming and dumping techniques which are critical for developing and debugging hardware designs.



#### 2.1 Basics of FPGA, RISC-V, and TinyML

- Divided my initial study into learning the fundamentals of FPGA, RISC-V, and TinyML to build a solid base for project development.
- Explored the architecture and working principles of FPGA boards and RISC-V processors.
- Understood the concepts of TinyML for deploying machine learning on resource-constrained devices.

### 2.2 Software Tools and Setup

- Investigated Vivado software as the primary development environment for FPGA programming.
- Studied the installation requirements for Vivado Standard ML Edition (approx. 22 GB download, 80 GB free disk space needed).
- Planned software setup to facilitate efficient FPGA design and testing.













#### 2.3 Hands-On FPGA Programming and Dumping

- Actively followed detailed tutorial playlists on FPGA programming to learn design flow and hardware description languages.
- Focused on FPGA dumping techniques which involve extracting bitstreams and debugging data from the FPGA board, a vital skill for verification and troubleshooting.
- Video tutorials used for reference:
  - FPGA programming playlists:
    - https://www.youtube.com/playlist?list=PLO89phzZmnHiqLlfMWk9fGK8-ZtpO4O-j
    - https://www.youtube.com/playlist?list=PLbFgDf51ZkCEJb9MvxKls-0q2obouwf-f
  - FPGA dumping tutorials:
    - https://www.youtube.com/playlist?list=PL5AmAh9QoSK7Fwk9vOJu-3VqBng\_HjGFc
    - https://www.youtube.com/watch?v=QR1cvB9-xcM



#### 2.4 TinyML Learning Resources

- Studied Arduino-based TinyML projects and foundational tutorials to understand deploying lightweight ML models on edge devices.
- Explored TinyML GitHub repositories to access code, papers, and real-world projects:
  - https://github.com/mit-han-lab/tinyml
  - https://github.com/gigwegbe/tinyml-papers-and-projects
  - https://github.com/PacktPublishing/TinyML-Cookbook
  - https://github.com/Efinix-Inc/tinyml

### 2.5 RISC-V Toolchain Research and Setup

- Researched installation and integration of the RISC-V GCC toolchain compatible with Vivado to support development on FPGA:
  - https://github.com/riscv-collab/riscv-gnu-toolchain
  - https://gnutoolchains.com/risc-v/
- Planned to install and configure the toolchain to compile and run RISC-V based programs on FPGA.







#### **Machine Learning** Acceleration flow on FPGA



Dataset Preparation [Public/Custom]

#### Training Neural Network

with necessary Optimization & pruning on Architecture]

Quantizing Compiling the trained model

**Designing FPGA** IP-System & Embedded Linux [Petalinux]

Deploying on **FPGA** with Boot System with Camera/HDMI input

Designing **Custom FPGA** Boards - PCB Design

ANPR Solution-Demo on Xilirix Kria-KV260 / MPSoC FPGA







#### Multi-Stream + Multi-Model based ML Inferencing







Yolo-V3-Tiny for Object Detection with DPU-DNNDK 3.0 [AI SDK] -Demo with Ultra96 FPGA



#### 2.6 TinyML on FPGA Specific Resources

- Reviewed specialized academic materials and presentations focusing on TinyML implementations on FPGA boards with RISC-V cores to understand the system-level integration challenges:
  - https://cms.tinyml.org/wpcontent/uploads/talks2021/tinyML\_Talks\_Altaf\_Khan\_and\_Martin\_Kel lermann\_-210512.pdf

### 2.7 Reference Books for Deep Understanding

- Reading and referencing key books to deepen technical knowledge:
  - songml\_tiny devices
  - Rohan\_TinyML
  - Monte Dalrymple's book on RISC-V FPGA development

# **Summary Table of Progress and Next Steps**



| Area                  | <b>Current Progress</b>                                    | Next Steps                                                                   |
|-----------------------|------------------------------------------------------------|------------------------------------------------------------------------------|
| FPGA Fundamentals     | Completed basic tutorials and explored Vivado software     | Setup Vivado environment;<br>begin hardware design and<br>synthesis practice |
| RISC-V Toolchain      | Studied repositories and installation guides               | Install RISC-V GCC toolchain and perform test compilations and runs          |
| TinyML Basics         | Reviewed Arduino-based TinyML projects and GitHub repos    | Start developing and training<br>TinyML models for FPGA<br>deployment        |
| FPGA Dumping          | Learned FPGA bitstream extraction and debugging techniques | Practice dumping on physical FPGA board; troubleshoot design issues          |
| Software Environment  | Assessed Vivado installation needs and planned setup       | Install and configure Vivado<br>Standard ML Edition                          |
| TinyML on FPGA Papers | Analyzed academic presentations on TinyML FPGA systems     | Investigate hardware-software co-design approaches in depth                  |

## **Conclusion**



 During this first week, I laid the groundwork for my TinyML FPGA project by thoroughly researching the fundamentals and essential tools. My work included both theoretical learning and practical preparation, particularly focusing on FPGA programming and dumping techniques necessary for debugging hardware designs. The upcoming weeks will emphasize hands-on implementation, including software environment setup, toolchain installation, and the start of TinyML model integration on the FPGA platform.

