

# **UVM Basics**Connecting Components

John Aynsley CTO, Doulos

academy@mentor.com www.verificationacademy.com













### **Component** ■

class my\_agent extends uvm\_agent;



#### Component =

```
class my_agent extends uvm_agent;
  `uvm_component_utils(my_agent)

my_sequencer my_sequencer_h;
my_driver my_driver_h;
```





#### Component =

```
class my_agent extends uvm_agent;
  `uvm_component_utils(my_agent)
  my_sequencer my_sequencer_h;
  my_driver my_driver_h;
  function new(string name, uvm_component parent);
    super.new(name, parent);
  endfunction: new
  function void build phase(uvm_phase phase);
                                             Create child components
  function void connect_phase(uvm_phase phase);
                                       Connect child components together
```



#### Factory Method





#### Connect |

```
function void build_phase(uvm_phase phase);
  super.build_phase(phase);
 my_sequencer_h =
   my_sequencer::type_id::create("my_sequencer_h", this);
 my_driver_h
   my_driver ::type_id::create("my_driver_h"
                                                  , this);
endfunction: build_phase
function void connect_phase(uvm_phase phase);
 my_driver_h.seq_item_port.connect(
   my_sequencer_h.seq_item_export );
endfunction: connect_phase
```





```
function void build_phase(uvm_phase phase);
  super.build_phase(phase);
 my_sequencer_h =
   my_sequencer::type_id::create("my_sequencer_h", this);
 my_driver_h
   my_driver ::type_id::create("my_driver_h"
                                                  , this);
endfunction: build_phase
function void connect_phase(uvm_phase phase);
 my_driver_h.seq_item_port.connect(
   my_sequencer_h.seq_item_export );
endfunction: connect_phase
```

Handles used to connect child components





class my\_component extends uvm\_component;
...





```
class my_component extends uvm_component;
...
function new(string name, uvm_component parent);
super.new(name, parent);
endfunction: new
```





```
class my_component extends uvm_component;
...
function new(string name, uvm_component parent);
super.new(name, parent);
endfunction: new
function void build_phase(uvm_phase phase);
super.build_phase(phase);
...
Called top-down from type_id::create
```





```
class my_component extends uvm_component;
...
function new(string name, uvm_component parent);
super.new(name, parent);
endfunction: new
function void build_phase(uvm_phase phase);
super.build_phase(phase);
...
function void connect_phase(uvm_phase phase);
...
Called bottom-up
```







```
class my_component extends uvm_component;
...
function new(string name, uvm_component parent);
super.new(name, parent);
endfunction: new
function void build_phase(uvm_phase phase);
super.build_phase(phase);
...
function void connect_phase(uvm_phase phase);
...
function void start_of_simulation;
...
```





```
class my_component extends uvm_component;
  function new(string name, uvm_component parent);
    super.new(name, parent);
  endfunction: new
  function void build_phase(uvm_phase phase);
    super.build_phase(phase);
  function void connect_phase(uvm_phase phase);
  function void start_of_simulation_phase(uvm_phase phase);
  task run_phase(uvm_phase phase);
                                The only task amongst the phases shown here
                                run_phase can have sub-phases
```







```
class my_component extends uvm_component;
  function new(string name, uvm_component parent);
    super.new(name, parent);
  endfunction: new
  function void build_phase(uvm_phase phase);
    super.build_phase(phase);
  function void connect_phase(uvm_phase phase);
  function void start_of_simulation_phase(uvm_phase phase);
  task run_phase(uvm_phase phase);
  function report phase(uvm_phase phase);
```





#### Anatomy of an UVM Component

```
class my_component extends uvm_component;
 `uvm component utils(my component)
                                            Factory registration
  virtual dut_if dut_if_h;
                                            External interfaces, ports
  my_sequencer my_sequencer h;
                                            Internal component handles
  my_driver my_driver_h;
  function new(string name, uvm_component parent); ...
  function void build_phase(...); ...
  function void connect_phase(...); ...
  function void start_of_simulation_phase(...); ...
  task run_phase(...); ...
                                            Standard phase methods
  function check_phase(...); ...
  function report_phase(...); ...
endclass
                                             Recommended order
```





## **Summary** Env Sequencer Sequencer Driver Monitor Driver Monitor One agent per DUT interface DUT





# **UVM Basics**Connecting Components

John Aynsley CTO, Doulos

academy@mentor.com www.verificationacademy.com

