

# **UVM Basics**

Reporting

John Aynsley CTO, Doulos

academy@mentor.com www.verificationacademy.com



## 

```
`uvm_info ("id", "message", verbosity)
`uvm_warning("id", "message")
`uvm_error ("id", "message")
`uvm_fatal ("id", "message")
```

- From uvm\_component
- From uvm\_sequence
- From SystemVerilog module





#### **Details of the Report ■**





### Controlling Verbosity





#### **Setting Actions**

```
uvm_top.set_report_severity_action_hier(
                                  UVM_INFO, UVM_NO_ACTION);
                                All info messages
                                                 Suppress messages
uvm_top.set_report_id_action_hier(
                                  "ja", UVM_NO_ACTION);
                            Suppress all messages with ID = "ja"
```





#### Some Common Actions **■**

UVM\_NO\_ACTION

UVM\_DISPLAY

UVM\_LOG

UVM\_COUNT

UVM\_EXIT

UVM\_STOP

Do nothing

Send report to standard output (default)

Send report to a file

Stop simulation when max count is reached (error)

Finish simulation immediately (fatal)

Call \$stop



### Redirecting Reports to a File

\_hier method must be called after build\_phase

















# **UVM Basics**

Reporting

John Aynsley CTO, Doulos

academy@mentor.com www.verificationacademy.com

