# Digital logic circuits

#### Simple circuit



A simple circuit has three elements: switch, battery and load



Switches can either be used "in series" (the circuit will only work when both switches are closed) or "in parallel" (the circuit will work when one of the both switches are closed).

The in series circuit is equivalent to the AND truth table, where closed is equivalent to true and the truth table is only true when both values are true (closed).

The in parallel circuit is equivalent to the OR truth table, where closed is equivalent to true and the truth table is only false when both values are false (open).

#### Combinatorial circuit

- cominatorial: type of digital circuit whose output only depends on the current input.
- sequential: output depends on both the current input and previous outputs. This means a sequential circuit preserves a memory of the input while a combinational circuit does not (out of scope for this course)

|            |   | Input |   | Output         |   |       |          |       |
|------------|---|-------|---|----------------|---|-------|----------|-------|
| 3 possible | P | Q     | R | $\overline{S}$ | 1 | POSSI | <b>6</b> | auput |
| inputs     | 1 | 1     | 1 | 1              |   |       |          |       |
|            | 1 | 1     | 0 | 0              |   |       |          |       |
|            | 1 | 0     | 1 | 0              |   |       |          |       |
|            | 1 | 0     | 0 | 1              |   |       |          |       |
|            | 0 | 1     | 1 | 0              |   |       |          |       |
|            | 0 | 1     | 0 | 1              |   |       |          |       |
|            | 0 | 0     | 1 | 1              |   |       |          |       |
|            | 0 | 0     | 0 | 0              |   |       |          |       |

#### Rules for cominatorial circuits

- 1. Never combine the input wires.
- 2. Never feed back the output of a gate into the same gate
- combinatorial equivalence: two circuits can have the same output but built completely differently
- circuit minimization: for production of electrical circuit it makes sense minimizing more complicated circuits to simplified ones so that they cost lesser in production.

## Logic gates

| Type of Gate | Symbolic Representation                   | Action                                                       |  |
|--------------|-------------------------------------------|--------------------------------------------------------------|--|
| NOT          | $P \longrightarrow NOT \longrightarrow R$ | Input   Output   P   R                                       |  |
| AND          | $Q \longrightarrow AND \longrightarrow R$ | Input   Output   P   Q   R     1   1   1   1   1   1   1   1 |  |
| OR           | $Q \longrightarrow Q$ OR $R$              | Input   Output   P   Q   R     1   1   1   1   1   1   1   1 |  |

#### Disjunctive Normal Form (DNF)

Also called "Or of And's"

$$G(p,q) \equiv (p \wedge q) \vee (\neg p \wedge q)$$

- $\bullet$  Best when output is 0
- AND together all variables where output is 1
- ullet OR togetjer all the 1 rows
- Simplify

## Conjunctive Normal Form (CNF)

Also called "And of Or's"

$$G(p,q) \equiv (p \vee q) \wedge (\neg p \vee q)$$

- Best when output is mostly 1
- Indentify rows with output 0
- OR together all variables in some row (negeate when 1)
- $\bullet$  AND together the 0 rows

## Multiple xer

This Multiplexer selects the output of the AND operation if the selector S=0, otherwise it selects the output of the OR operation.



## Binary to decimal

For the binary number, read the numbers from bottom to top.



# Decimal to binary

Multiply each digit with it's binary equivalent.

#### Convert 10110111 to Decimal



10110111 = 183 decimal

# Half-Adder



# Full-Adder



|   | Inputs | Outputs |     |         |
|---|--------|---------|-----|---------|
| Α | В      | C-IN    | Sum | C - Out |
| 0 | 0      | 0       | 0   | 0       |
| 0 | 0      | 1       | 1   | 0       |
| 0 | 1      | 0       | 1   | 0       |
| 0 | 1      | 1       | 0   | 1       |
| 1 | 0      | 0       | 1   | 0       |
| 1 | 0      | 1       | 0   | 1       |
| 1 | 1      | 0       | 0   | 1       |
| 1 | 1      | 1       | 1   | 1       |

