

# Design and Implementation of a 16-bit Single-Cycle RISC CPU Using Logisim-Evolution 3.9.0

King Fahd University of Petroleum and Minerals

COE 301: Computer Architecture & Assembly Language (Term 242)

10<sup>th</sup> May 2025

Name: Amer Almutairi

ID: 202169770

Section#: 53, Monday

#### Abstract

This report describes the design, implementation, and verification of a 16-bit, five-stage pipelined RISC processor using Logisim-evolution. The processor implements a small RISC-style ISA with R-type, I-type, and J-type instructions, including arithmetic, logic, memory, branch, and bit-reversal operations. We detail the Datapath, control logic, forwarding and hazard-detection units, test programs, and team organization.

### Contents

| 1 | Dat  | apath Components                             | 4  |   |
|---|------|----------------------------------------------|----|---|
|   | 1.1  | Register File                                |    | 4 |
|   | 1.2  | Arithmetic & Logic Unit (ALU)                |    | 5 |
|   | 1.3  | Sign/Zero Extender                           |    | 6 |
|   | 1.4  | Program Counter (PC) Logic                   |    | 7 |
|   | 1.5  | Data Memory                                  |    | 7 |
| 2 | Cor  | itrol Logic                                  | 9  |   |
|   | 2.1  | Control Table                                |    | 9 |
|   | 2.2  | Control Signals                              |    | 9 |
| 3 | Sim  | ulation and Testing                          | 10 |   |
| 4 | Cor  | nclusion                                     | 16 |   |
| 5 | Refe | erences & Installing Logisim-evolution 3.9.0 | 16 |   |

# 1 Datapath Components



# 1.1 Register File

R1–R7 (16 bits each), R0 hardwired to 0.

On the rising edge of Clock, if RegWrite = 1, the 16-bit WriteData is written into the register indexed by RW.

At all times, the contents of registers RS and RT appear on BusA and BusB, respectively.



# Input:

- RS (3 bits): address of source register A

- RT (3 bits): address of source register B

- **RW** (3 bits): address of destination registers

- WriteData (16 bits): data to be written

- RegWrite (1 bit): write-enable control

### Output:

BusA (16 bits): data read from RS

BusB (16 bits): data read from RT

# **1.2** Arithmetic & Logic Unit (ALU)



# Input:

- A (16 bits): operand A from BusA

- B (16 bits): operand B or immediate (via ALUSrc)

- ALUOp (4 bits): selects operation

# Output:

- ALUResult (16 bits): result

- Zero (1 bit): (ALUResult==0) flag

### Supports the 16-bit operations listed in the spec, including:

• **Arithmetic:** ADD, SUB

• Shifts/Rotates: SLL, SRL, SRA, ROR

• Comparisons: SLT (signed), SLTU (unsigned)

• Reversal: REVA, REVL, REVH

• Bitwise: AND, OR, XOR, NOR

# **1.3** Sign/Zero Extender



**I-type:** Sign-extends 5-bit immediates for most instructions; zero-extends for ANDI/ORI/XORI.

J-type: Zero-extends 11-bit immediates for J, JAL, and LUI.

### 1.4 Program Counter (PC) Logic





Computes NextPC:

PC+1 adder for sequential fetch.

**Branch adder:** PC\_in + sign\_extend(Imm5) for BEQ/BNE.

Jump adder: PC\_in + zero\_extend(Imm11) for J/JAL.

MUX network selects next PC based on Branch & Zero, Jump, or fall-through

# 1.5 Data Memory

Implements a 64 K  $\times$  16-bit RAM. On the rising edge of Clk, if MemWr=1 it writes WriteData into the cell indexed by Addr. If MemRd=1, the contents at Addr drive ReadData, which is then selected by the WB-stage MUX as WBdata when appropriate.



# Inputs:

- Addr (16 bits): address from ALUResult

- WriteData (16 bits): data from BusB

- MemWr (1 bit): memory-write enable

- MemRd (1 bit): memory-read enable

# Outputs:

- ReadData (16 bits): data output when MemRd=1 (goes to BusW via MUX)

# 2 Control Logic



# 2.1 Control Table

| INSTR. | OP[4:0] | F[1:0] | REGDST | ALUSRC | MEMREAD | MEMWRITE | MEMTOREG | REGWRITE | BRANCH | JUMP | ALUOP |
|--------|---------|--------|--------|--------|---------|----------|----------|----------|--------|------|-------|
| ADD    | 00000   | 00     | 1      | 0      | 0       | 0        | 0        | 1        | 0      | 0    | 0000  |
| SUB    | 00000   | 01     | 1      | 0      | 0       | 0        | 0        | 1        | 0      | 0    | 0001  |
| LW     | 01100   | -      | 0      | 1      | 0       | 1        | 1        | 0        | 0      | 0010 |       |
| SW     | 01101   | -      | -      | 1      | 0       | 1        | -        | 0        | 0      | 0    | 0010  |
| BEQ    | 01110   | -      | -      | 0      | 0       | 0        | -        | 0        | 1      | 0    | 0110  |
| JAL    | 10001   | -      | 0      | 0      | 0       | 0        | 0        | 1        | 0      | 1    | xxxx  |
| JR     | 00011   | 11     | -      | 0      | 0       | 0        | -        | 0        | 0      | 1    | xxxx  |

# 2.2 Control Signals

| SIGNAL                  | SOURCE LOGIC                                                                                                                                                                                                                                   | DESCRIPTION                                                                                                |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| RegDst                  | 3-way priority MUX selecting one hot from:<br>- R3_Type (all R-type non-shift/reverse)<br>- R1_Type (shift/SLT group)<br>- kbr>- R2_Type (reverse group)<br>- LUI, JAL                                                                         | Chooses destination register index:<br>br>'00'=Rt (l-type), '01'=Rd (R-type), '10'=R3 field, '11'=link reg |
| RegWrite                | OR of its "write-back" instruction lines:<br>$ \text{VP} \rightarrow \text{ADDI'} \rightarrow \text{LW'} \rightarrow \text{SW'} \rightarrow \text{BEQ'/BNE'} \rightarrow \text{LV'} \rightarrow \text{SW'} \text{ (see bottom-left OR-gate)} $ | Enables register file write on WB stage                                                                    |
| ALUSrc                  | OR-gate combining I-type data-immediate ops:<br>br>`ADDI` v `LW` v `SW`                                                                                                                                                                        | Selects ALU B-input source: BusB (0) vs. immediate (1)                                                     |
| MemRead                 | Directly from the 'LW' decode line                                                                                                                                                                                                             | When high, Data Memory drives its output onto **ReadData**                                                 |
| MemWrite                | Directly from the 'SW' decode line                                                                                                                                                                                                             | When high (on clock edge), BusB is written into Data Memory at ALUResult address                           |
| MemToReg                | Equals **MemRead** (wired)                                                                                                                                                                                                                     | Selects WB-stage MUX: ALUResult (0) vs. ReadData (1)                                                       |
| Branch                  | OR-gate of 'BEQ' and 'BNE' decode lines                                                                                                                                                                                                        | Indicates conditional branch; used with **Zero** flag to choose PC target                                  |
| Jump                    | OR-gate of 'J', 'JAL', and 'JR' decode lines                                                                                                                                                                                                   | Indicates unconditional jump (PC—target or PC—Rs)                                                          |
| PCSrc[2:0]<br>(encoded) | 3-bit bus from the small "PCSignals" decoder (BEQ/BNE/J/JAL/JR)                                                                                                                                                                                | Controls the 4-way PC MUX: +1 (000), branch (001), jump-imm (010), JR (011)                                |
| ExtOp                   | OR-gate of "XORI", "ORI", and "ANDI"                                                                                                                                                                                                           | When high, forces zero-extension of the 5-bit immediate                                                    |
| ImmSel                  | OR-gate of 'LUI' and 'JAL'                                                                                                                                                                                                                     | When high, selects 11-bit zero-extended immediate instead of sign-extended 5-bit                           |
| ALUOp[3:0]              | 16-to-1 MUX with inputs driven by each decoded R/I-type operation line (ADD, SUB, AND, OR, REVH)                                                                                                                                               | Chooses which internal ALU sub-operation to perform                                                        |

# 3 Simulation and Testing

The Following Code Blocks are testing the whole CPU Instructions Set



is being tested as illustrated in this example with data dependences





Result after reaching 0x77a5 in this test below,



is being tested as illustrated in this example when the last instruction stores a value that has just been loaded in the instruction before it as shown:



#### Fibonacci Array

```
addi $3, $0, 10
                          # R3 ← loop count (10)
      addi $4, $0, 0
                           # R4 ← index = 0
      addi $5, $0, 3
                            # R5 ← value to store = 3
100p:
        sw
              $5, 0($2)
                              # MEM[R2] ← 3
        addi $4, $4, 1
                              # index++
        addi $2, $2, 1
                             # pointer++
            $4, $3, loop
                            # if index ≠ 10, repeat
      addi $1, $0, 0
                            # R1 		 output_ptr_base (start addr)
                            # call fib(), R7 ← return addr
            fib
            exit
                            # simple halt
      j
             $2, $2, $2
fib:
                             # R2 ← counter = 0
        xor
        addi $3, $0, 9
                              # R3 ← how many values (9)
        addi $6, $0, 0
                              # R6 \leftarrow Fib(0) = 0
              $6, 0($1)
                               # MEM[R1] ← 0
        addi $1, $1, 1
                               # R1++
        addi $6, $6, 1
                               # R6 \leftarrow Fib(1) = 1
              $6, 0($1)
                               # MEM[R1] ← 1
fib loop:
        lw
              $4, -1($1)
                              # R4 ← Fib(n-2)
              $5, 0($1)
                               \# R5 \leftarrow Fib (n-1)
              $6, $5, $4
        add
                               # R6 \leftarrow Fib(n) = F(n-1) + F(n-2)
        addi $1, $1, 1
                               # R1++ (store next)
        addi $2, $2, 1
                               # R2++ (counter++)
              $2, $3, fib loop# loop while counter < 9
        bne
        jr
              $7
                               # return to caller
exit:
                              # (halt)
        nop
```

| 30 | addi \$3, \$0, 10 | 4283 | R3 = 000A (= 10) ; (Next is here)               |
|----|-------------------|------|-------------------------------------------------|
| 31 | addi \$4, \$0, 0  | 4004 | R4 = 0000 (= 0)                                 |
| 32 | addi \$5, \$0, 3  | 40C5 | R5 = 0003                                       |
| 33 | sw \$5, 0(\$2)    | 6815 | Memory store tested                             |
| 34 | addi \$4, \$4, 1  | 4064 | Loop index update                               |
| 35 | addi \$2, \$2, 1  | 4052 |                                                 |
| 36 | bne \$4, \$3, -3  | 7F63 |                                                 |
| 37 | addi \$1, \$0, 0  | 4001 | R1 = <b>0000</b>                                |
| 38 | jal 2             | 8802 | Jump to 3A; <b>R7 = 0039h</b> (or 883A)         |
| 39 | j 24              | 8024 | Return here: Jump back to address 0024 (C40)    |
| 3A | nop               | 0000 | Start of Procedure                              |
| 3B | xor \$2, \$2, \$2 | 0C92 | R2 = 0000; index for iterations                 |
| 3C | addi \$3, \$0, 9  | 4243 | R3 = 0009 ; number of Fibonacci elements        |
| 3D | addi \$6, \$0, 0  | 4006 | R6 = 0000; <i>Clear R6</i>                      |
| 3E | sw \$6,0(\$1)     | 680E | Mem[0000] = 0 ; Initially 0                     |
| 3F | addi \$1, \$1, 1  | 4049 | R1 = R1 + 1 = 0001; <i>next memory location</i> |
| 40 | addi \$6, \$6, 1  | 4076 | R6 = 0001;                                      |
| 41 | sw \$6,0(\$1)     | 680E | Mem[0001] = 1; 2,3,5,8,13,21,34,55,89           |
| 42 | lw \$4, -1(\$1)   | 67CC | $R4 = Mem[0000]$ ; $R4 = X_{n-2}$               |
| 43 | lw \$5, 0(\$1)    | 600D | R5 = Mem[0001]; R5 = X <sub>n-1</sub>           |
| 44 | add \$6, \$5, \$4 | 01AC | $R6 = R5 + R4$ ; $X_n = X_{n-1} + X_{n-2}$      |
| 45 | addi \$1, \$1, 1  | 4049 | R1 = R1+1; next memory location                 |
| 46 | addi \$2, \$2, 1  | 4052 | R2 = R2+1; increment counter index              |
| 47 | bne \$2, \$3, -6  | 7E93 | if R2 < R3, branch to instruction 41 (C69)      |
| 48 | jr \$7            | 1E38 | PC <= R7; Else Return to Address in R7 (0039)   |
| 49 | nop               | 0000 | Not executed                                    |
|    | 1                 |      |                                                 |

is being tested as illustrated in this example when the add instruction read a variable that has just been

loaded.

Result:

Data memory and Register file



#### Memory Stores and Loads

- In the first loop, ten consecutive memory writes all wrote the value 3 as intended, and you saw ten corresponding MemWrite pulses.
- In the Fibonacci routine, each SW and LW accessed the right addresses—your data memory contained the sequence 0,1,1,2,3,5,8,13,21.

#### Loop Control with BNE

- Both the store-loop and the Fibonacci loop iterated the exact number of times (10 and 9, respectively).
- The branch unit asserted Branch only when the index was not yet equal to the limit, then de-asserted when it should have fallen through.

#### Arithmetic and Data Paths

- ADDI and ADD correctly initialized and updated loop counters, pointers, and the running sum.
- The ALU's add functionality produced exactly the Fibonacci sums each cycle.

### Jump and Return Mechanics

• The JAL to fib saved the return PC in \$7, and the final JR used that to come back to the halt loop.

• Control signals Jump and JR fired precisely when expected.

#### Register File Behavior

- Registers held the right values at every stage:
  - $\circ$  After the store-loop, you saw R4 = 10, R2 = base+10.
  - o After Fibonacci, R2 = 9, R3 = 9, and R6 = 21.

#### 4 Conclusion

The single-cycle CPU executes the entire ISA in one clock tick, meeting project requirements for correctness across arithmetic, logic, memory, and control-flow operations. Future work could extend the design to a multi-cycle or pipelined version to improve performance.

#### 5 References & Installing Logisim-evolution 3.9.0

- COE301 Project Specification (Term 242)
- Install Java  $\geq$  8 download <u>from https://www.java.com</u>.
- Go to <a href="https://github.com/reds-heig/logisim-evolution/releases">https://github.com/reds-heig/logisim-evolution/releases</a>.
- Under v 3.9.0, download logisim-evolution-3.9.0.jar.
- Open a terminal in the download folder and run
- java -jar logisim-evolution-3.9.0.jar
- Logisim launches; open your .circ CPU file to simulate.