# The $g_m/I_D$ Design Methodology

BY MOHAMED WATFA

April 1, 2025

#### Abstract

As CMOS technologies have scaled down, their behavior increasingly deviates from the predictions made by the **square-law model**. As a result, there is a compelling need for an accurate yet tractable design **methodology** suitable for modern technologies. The  $g_m/I_D$  methodology is one approach that addresses this necessity.

# 1 Recap MOSFET Basics

## 1.1 Regions of Operation

The region of operation of a MOSFET depends on three voltages: (1) the threshold voltage  $V_t$ , (2) the gate-to-source voltage  $(V_{gs})$  and, (3) the drain-to-source voltage  $(V_{ds})$ .



Figure 1. Regions of operation of an n-channel MOSFET: (a) Cutoff region, (b) Linear region, and (c) onset of saturation.

Consider an n-channel device:

1. Cutoff Region: When  $V_{gs} < V_t$ , no conductive channel exists between the source and the drain, and no current flows.

$$I_{\rm ds} = 0 \tag{1}$$

2. Linear (Triode) Region: When  $V_{gs} > V_t$  and  $V_{ds} < V_{gs} - V_t$ , a conductive channel extends uniformly between the source and the drain, and the MOSFET behaves as a non-linear voltage-controlled resistor.

$$I_{\rm ds} = \mu_n C_{\rm ox} \frac{W}{L} \left[ (V_{\rm gs} - V_t) V_{\rm ds} - \frac{V_{\rm ds}^2}{2} \right]$$
 (2)

3. Saturation Region: When  $V_{gs} > V_t$  and  $V_{ds} \ge V_{gs} - V_t$ , the channel pinches off near the drain, causing the current to become independent of  $V_{ds}$ . As a result, the MOSFET behaves as an ideal current source.

$$I_{\rm ds} = \frac{1}{2} \mu_n C_{\rm ox} \frac{W}{L} (V_{\rm gs} - V_t)^2 \tag{3}$$

Knowing when a device enters (or leaves) saturation is very important in the design of amplifiers. This is determined by the voltage  $V_{ov} := V_{gs} - V_t$ , called the overdrive voltage.

#### 1.2 Small-Signal Resistance

This is given by:

$$r_{\rm ds} = \left(\frac{\partial I_{\rm ds}}{\partial V_{\rm ds}}\right)^{-1} \tag{4}$$

• In an ideal MOSFET,  $I_{ds}$  is independent of  $V_{ds}$  in the saturation region. As a result:

$$r_{\rm ds} = \infty \tag{5}$$

• In a real MOSFET,  $I_{ds}$  continues to be dependent on  $V_{ds}$ , even in saturation.



Figure 2. Channel length modulation.

- $\circ$  At the onset of saturation, when  $V_{ds} = V_{ds,sat}$ , the channel becomes pinched off near the drain, forming a triangular shape channel.
- As  $V_{ds}$  increases beyond  $V_{ds,sat}$ , the depletion region near the drain expands, causing the pinch-off point to move further away from the drain, reducing the effective channel length.
- As the voltage at pinch-off is by definition  $V_{\rm ds,sat}$ , a shorter channel implies a smaller channel resistance, resulting in a larger drain-source current. To account for this, the current in the saturation region is multiplied by a factor of  $(1 + \lambda V_{\rm ds})$ , where  $\lambda$  is the channel length modulation parameter and is inversely proportional to the channel length.

$$I_{\rm ds} = \frac{1}{2} \mu_n C_{\rm ox} \frac{W}{L} (V_{\rm gs} - V_t)^2 (1 + \lambda V_{\rm ds})$$
 (6)

Expanding:

$$I_{\rm ds} = \underbrace{\frac{1}{2} \mu_n C_{\rm ox} \frac{W}{L} (V_{\rm gs} - V_t)^2}_{f_1(V_{\rm gs})} + \underbrace{\frac{1}{2} \mu_n C_{\rm ox} \frac{W}{L} (V_{\rm gs} - V_t)^2 \lambda V_{\rm ds}}_{f_2(V_{\rm ds})}$$
(7)

 $\circ$  Taking the derivative with respect to  $V_{\rm ds}$  and evaluating at the point  $(V_{\rm ds}, I_{\rm ds})$ :

$$r_{\rm ds} = \frac{1}{\lambda \cdot I_{\rm ds}} \approx \frac{V_A}{I_{\rm ds}} \tag{8}$$

where  $V_A \approx \frac{1}{\lambda}$  is the Early voltage.



Figure 3.  $I_{\rm ds}$  vs.  $V_{\rm ds}$  relationship (exaggerated).

# 2 Limitations of the Square-Law Model

In the square-law model,  $V_{\rm gs}$  (or  $V_{\rm ov}$ ) serves as the primary controlling variable since it directly affects  $I_{\rm ds}$ . However, this equation is only valid in certain cases.

Recall the equation of a mosfet in saturation according to the square-law model:

$$I_{\rm ds} = \frac{1}{2}\mu_n C_{\rm ox} \frac{W}{L} V_{\rm ov}^2 \tag{9}$$

Computing the transconductance:

$$g_m = \frac{\partial I_{\rm ds}}{\partial V_{\rm ds}} = \mu_n C_{\rm ox} \frac{W}{L} V_{\rm ov} \tag{10}$$

Dividing  $g_m$  by  $I_{ds}$ :

$$\frac{g_m}{I_{\rm ds}} = \frac{1}{V_{\rm ov}} \tag{11}$$

A plot of the  $g_m/I_{\rm ds}$  predicted by the square-law model vs.  $V_{\rm ov}$  for different lengths is shown below.



Figure 4. Comparing the  $g_m/I_{\rm ds}$  predicted by the square-law model (dashed) with the actual  $g_m/I_{\rm d}$  of the device (solid).

We observe two things:

- In strong inversion ( $V_{\text{ov}} > 0.2$ ), the square-law model is only applicable for long channel devices. This is because the square-law model does not account for short-channel effects such as velocity saturation.
- In moderate/weak inversion ( $V_{\text{ov}} < 0.2$ ), the square-law model breaks down altogether. This is because the square-law model assumes that the current is zero when  $V_{\text{ov}} = 0$ . However, in reality, current continues to flow by diffusion (like in a BJT) and the square-law model must be replaced with an exponential I–V relationship:



Figure 5.  $I_{ds}$  is is exponential in the subthreshold region.



Figure 6. Effect of  $V_{\rm ds}$  on  $I_{\rm ds}$  in long-channel devices.



Figure 7. Effect of  $V_{\rm ds}$  on  $I_{\rm ds}$  in short-channel devices (DIBL).

# 3 Introduction to g<sub>m</sub>/I<sub>D</sub> Methodology

The  $g_m/I_D$  methodology is a methodology for designing analog circuits where the transistor's bias point is critical, such as in amplifiers and current mirrors. It differs from the  $V_{ov}$ -based methodology in the following ways:

- 1. Its controlling variables are the device length L and  $g_m/I_D$  (not  $V_{ov}$ ).
- 2. It uses lookup tables (not equations) to provide accurate relationships between  $g_m$ ,  $I_D$ , and other parameters.
- 3. It accounts for strong and moderate inversion.

#### 3.1 Physical Meaning of $g_m/I_D$

 $g_m$  and  $I_D$  are two important parameters in the design of many analog circuits (e.g., amplifiers).

- $g_m$  is directly connected to several important specifications such as the GBW and noise. The larger the value of  $g_m$ , the better.
- In analog ICs, we usually set the bias current  $(I_D)$  rather than the bias voltage  $(V_{GS})$ .
- Thus,  $g_m/I_D$  tells us how much  $g_m$  we get out of a MOSFET when we invest a given  $I_D$ . Therefore,  $g_m/I_D$  serves as an indicator of how efficiently the transistor converts current into transconductance under the set bias conditions.

**Note:** A high  $g_m/I_D$  value does not mean that  $g_m$  itself is large. It simply means that a transistor biased at a high  $g_m/I_D$  has a larger  $g_m$  compared to a transistor biased at a lower  $g_m/I_D$  value given the same biasing current  $I_D$ .

#### 3.2 Importance of $g_m$

#### 3.2.1 Gain Banddwidth Product (GBW)

The GBW of a single-pole amplifier is the DC gain  $A_0$  multiplied by the bandwidth  $f_{3db}$ . If we assume the dominant pole is located at the output node, where the load capacitance  $C_L$  is connected, then

$$GBW = A_0 \cdot f_{3db} = [g_m \cdot R_{out}] \cdot \left[ \frac{1}{2\pi \cdot R_{out} \cdot C_L} \right] = \frac{g_m}{2\pi \cdot C_L}.$$
 (13)

The larger  $g_m$  is made, the larger is the GBW for the same load capacitance.

#### 3.2.2 Noise

Consider the common-source amplifier shown below.



Figure 8. Noise sources in a common-source amplifier.

The input referred noise voltage is given by:

$$\overline{V_{n,\text{in}}^2} = \frac{\overline{V_{n,\text{out}}^2}}{A_V^2} = \frac{\overline{I_{n,\text{out}}^2} \cdot R_D^2}{A_V^2}$$

$$\tag{14}$$

where

$$\overline{I_{n,\text{out}}^2} = [\overline{I_{RD}^2}] + [\overline{I_d^2} + \overline{I_q^2}] \tag{15}$$

$$\overline{I_{n,\text{out}}^2} = \left[\frac{4kT}{R_D}\right] + \left[4kT\gamma g_m + \frac{K}{WLC_{\text{ox}}} \frac{1}{f} \cdot g_m^2\right]$$
(16)

and  $A_V = -g_m \cdot R_D$ .

Therefore:

$$\overline{V_{n,\text{in}}^2} = 4 k T \left( \frac{\gamma}{g_m} + \frac{1}{g_m^2 R_D} \right) + \left( \frac{K}{WL C_{\text{ox}}} \frac{1}{f} \right)$$
thermal poise
flicker poise

The larger  $g_m$  is made, the smaller is the input referred noise voltage.

### $3.3 \, g_m/I_D \text{ in BJTs}$

Recall that the collector current in BJTs is given by:

$$I_c = I_S \cdot e^{\left(\frac{V_{\text{be}}}{V_{\text{th}}}\right)} \tag{18}$$

where  $V_{\rm th}$  is the thermal voltage.

From this, the transconductance is derived as:

$$g_m = \frac{\partial I_c}{\partial V_{\text{be}}} = \frac{I_c}{V_{\text{th}}} \tag{19}$$

Consequently:

$$\frac{g_m}{I_c} = \frac{1}{V_{\rm th}} \approx \frac{1}{26\,\text{mV}} = 38.5\,\text{S/A},$$
 (20)

indicating that the transconductor efficiency in BJTs is independent of the bias point.

The constant  $g_m/I_D$  in BJTs arises from the exponential nature of  $I_c$ , which in turn dictates that  $g_m$  will be of the same nature. Any increase in  $I_c$  in a BJT results in the same proportional increase in  $g_m$  (scaled by  $1/V_{\rm th}$ ) regardless of the bias point. On the contrary, MOSFETs exhibit a constant  $g_m/I_D$  only in the subthreshold region, where they have exponential characteristics.

#### 4 Trends

#### 4.1 $g_m/I_D$ and $V_{OV}$

In strong inversion, the square-law model predicts that  $g_m = 2I_{\rm ds}/V_{\rm ov}$ . Thus,  $g_m/I_{\rm ds} = 2/V_{\rm ov}$  gives a rough idea of the relationship between  $g_m/I_{\rm D}$  and  $V_{\rm ov}$  for  $V_{\rm ov} > 0$ . The actual relationship is more complex, as can be seen in the plots below.



Figure 9.  $g_m/I_D$  vs.  $V_{ov}$ .



Figure 10.  $V_{\rm ov}~{\rm vs}~g_{\rm m}/I_{\rm D}.$ 

 $g_m/I_D$  values typically range between 3 and 30 S/A (less than 38.5 S/A in BJTs), irrespective of the technology.

- Higher  $g_m/I_D$  values represent weak inversion.
- Midrange values, typically around 12-20 S/A, represent moderate inversion.
- Lower values represent strong inversion.

### $4.2~g_{ m m}/I_D$ and Transistor Width

While high  $g_m/I_D$  values represent high transconductor efficiency, they correspond to low current densities  $(I_D/W)$ .

Recall that the current in weak inversion (where  $g_m/I_D$  values are the highest) has exponential characteristics. This implies the need for exponentially increasing transistor widths to achieve a specific drain current. This comes at the cost of exponentially increasing area parasitic capacitances, thus lowering (or limiting) the speed of the device.



100 m Length
10 m 65 n
1 m 600 n
1.5 μ
3 μ
100 μ
1 μ
100 n
5 10 15 20 25 30

Figure 11. The current density decreases with increasing  $g_{\,m}/I_{\rm D}.$ 

Figure 12. Biasing at high  $g_m/I_D$  requires exponentially increasing widths to achieve a specific drain current.

#### 4.3 $g_{\rm m}/I_{\rm D}$ and $r_{\rm ds}$

Recall that the small-signal resistance is given by:

$$r_{\rm ds} = \frac{1}{\lambda \cdot I_{\rm ds}} \approx \frac{V_A}{I_{\rm ds}} \tag{21}$$

This shows that  $r_{ds}$  is proportional to the Early voltage.

- Early voltage reflects how the drain current changes with drain-source voltage.
- Higher  $g_m/I_D$  values correspond to small overdrive voltages. This means that the transistor is biased closer to the subthreshold region where the transistor's current is more sensitive to changes in the output voltage, implying lower small-signal resistance and, by extension, smaller Early voltage.



Figure 13. Early voltage decreases with  $g_m/I_D$  for a given  $V_{ds}$ 

• The Early voltage increases the flatter the  $I_D$  vs.  $V_{ds}$  curve is. Therefore, biasing a transistor deeper into saturation increases the Early voltage.



Figure 14. The Early voltage is very small when the transistor is biased at the edge of saturation.



**Figure 15.** Early voltage increases with length since  $\lambda \propto \frac{1}{L}$ .

### 4.4 $g_{\rm m}/I_{\rm D}$ and $V_{\rm DS_{SAT}}$

 $V_{
m DS_{SAT}}$  is the minimum drain-source voltage required for saturation.

- In the  $V_{\rm ov}$  methodology, a transistor is assumed to be in saturation when  $V_{\rm ds} = V_{\rm ov}$ . However, we see from the plot below that this is only true for the case when  $V_{\rm ov} > 0.2$  (strong inversion).
- In the  $g_m/I_D$  methodology, the equivalent term is  $V^* = \frac{2}{g_m/I_D}$ . It is always greater than  $V_{DS_{SAT}}$  and therefore  $V_{ds} \approx V^*$  gurantees that the transistor is in saturation in all regions of operation.



Figure 16.  $V_{\rm ds} \approx V^{\star}$  gurantees that the transistor is in saturation in all regions of opration.



Figure 17.  $V_{\rm DS_{SAT}}$  decreases with  $g_{\rm m}/I_{\rm D}$  since higher  $g_{\rm m}/I_{\rm D}$  values correspond to smaller  $V_{\rm ov}$ .

#### $4.5~{ m g_m/I_D}$ and Intrinsic Gain

The intrinsic gain of a MOSFET is given by  $g_m \cdot r_{ds}$ , which can be rewritten as:

$$g_m \cdot r_{\rm ds} = \frac{g_m}{I_{\rm ds}} \cdot \frac{I_{\rm ds}}{g_{\rm ds}} = \left(\frac{g_m}{I_{\rm ds}}\right) \cdot V_A \tag{22}$$

- $\bullet \quad \text{Early voltage, and consequently the output resistance, generally decreases with increasing } g_m/I_D.$
- The large Early voltage at low  $g_m/I_D$  values causes the intrinsic gain to increase rapidly before it starts saturating at higher  $g_m/I_D$  values.



Figure 18. Early voltage vs.  $g_m/I_D$ .



Figure 19. Intrinsic gain vs.  $g_m/I_D$ .

# $4.6~{ m g_m/I_D}$ and Transistor Speed

The transit frequency,  $f_T$ , is the frequency at which the current gain of the transistor becomes unity. It is a critical parameter that indicates the frequency limit for a MOSFET to act as an effective amplifier. It is determined by the gate length (L), gate capacitance  $(C_{gs})$ , carrier mobility  $(\mu)$ , and  $V_{OV}$ .

$$f_T = \frac{g_m}{2\pi C_{\rm gs}} = \frac{2\mu}{2\pi \cdot C_{\rm gs} \cdot 3L^2} V_{\rm OV}$$
 (23)

- The transit frequency is proportional to  $V_{\text{OV}}$ , whereas  $g_{\text{m}}/I_{\text{D}}$  is proportional to  $\frac{1}{V_{\text{OV}}}$ . Hence,  $f_T$  decreases with increasing  $g_{\text{m}}/I_{\text{D}}$ .
- The trade-off between  $g_m/I_D$  and  $f_T$  can be roughly translated to a tradeoff between gain and bandwidth.



Figure 20. Transist frequency decreases with  $g_{\rm m}/I_{\rm D}$ .



**Figure 21.** Transist frequency decreases with length, whereas the instrinsic gain increases with length.

# 5 Design Methodology

#### 5.1 Guidelines

• Gain: Recall that the DC gain is given by  $g_m \cdot r_{ds}$ . Given a fixed current, use a large  $g_m/I_D$  for transistors whose  $g_m$  contribute to the gain to get a larger  $g_m$ .

- Output Resistance: Recall that the output resistance is given by  $r_{\rm ds} \approx V_A/I_D$ . Since the Early voltage decreases with increasing  $g_{\rm m}/I_{\rm D}$ , use a small  $g_{\rm m}/I_{\rm D}$  for transistors that need a large output resistance.
- Noise: Recall that the input referred noise voltage for the common-source amplifier is given by:

$$\overline{V_{n,\text{in}}^2} = \underbrace{4 \, k \, T \left( \frac{\gamma}{g_m} + \frac{1}{g_m^2 \, R_D} \right)}_{\text{thermal noise}} + \underbrace{\left( \frac{K}{WL \, C_{\text{ox}}} \, \frac{1}{f} \right)}_{\text{flicker noise}}$$

- The  $g_m$  in this equation is due to the scaling of the output noise voltage by  $1/A_V^2$ . Since  $A_V$  is proportional to  $g_m$ , use a large  $g_m/I_D$  for transistors whose  $g_m$  contribute to the gain.
- The thermal noise is also inversely proportional to  $R_D$ . If  $R_D$  is implemented via a MOSFET, use a small  $g_m/I_D$  for a large output resistance.
- The flicker noise can be reduced by increasing the device size WL. A large  $g_m/I_D$  implies a larger W and therefore low flicker noise. Further reduction in the flicker noise can be done by using longer devices.
- Voltage Swing: Recall that  $V_{\text{DS}_{\text{SAT}}}$  decreases with increasing  $g_{\text{m}}/I_{\text{D}}$ . Thus, use a large  $g_{\text{m}}/I_{\text{D}}$  for transistors that contribute to the determination of the voltage swing. Less voltage will be required to keep these transistors in saturation, thereby maximizing the voltage swing.
- Matching: A large  $g_m/I_D$  implies a larger W. A large device area translates to less random mismatch.

#### 5.2 Transistor Sizing

When  $g_m$  can be easily deduced from design specifications, the sizing methodology is as follows:

- Determine  $g_m$  (from design specifications).
- Pick *L*:
  - $\circ$  short channel  $\rightarrow$  high speed, small area.
  - $\circ$  long channel  $\rightarrow$  high intrinsic gain, improved matching, ...
- Pick g<sub>m</sub>/I<sub>D</sub>:
  - $\circ$  large  $g_m/I_D \to low$  power, large signal swing (low  $V_{ds,sat}$ ).
  - $\circ$  small  $g_m/I_D \to high speed, small area.$
- Determine  $I_D$  (from  $g_m$  and  $g_m/I_D$ ).
- Determine W (from  $I_D$  and  $I_D/W$ ).