#### Microprocessor

(Unit-2 :: Lectures - 3 & 4)

(BEI - I/II & BCT - II/II)

Er. Dinesh Baniya Kshatri Assistant Professor Institute of Engineering, Thapathali Campus



# 8085 Internal Architecture (Arithmetic Logic Unit)

- · ALU performs the actual arithmetic and logic operations
  - Operates on two 8-bit numbers
  - Examples of arithmetic operations: Addition, Subtraction
  - Examples of logic operations: AND, OR, XOR
- Uses data from memory or input ports and Accumulator to perform various operations
- It stores the result of an operation in the Accumulator

Er. Dinesh Baniya Kshatri

2

# 8085 Internal Architecture (General Purpose Registers)

- There are six general-purpose registers
  - Registers named as: B, C, D, E, H, L
  - Each register has a capacity of 8-bits
- · Certain registers can be combined to form register pairs:
  - Valid register pairs are: BC, DE, HL
  - Can be used to hold 16-bit numbers

Er. Dinesh Baniya Kshatri

# 8085 Internal Architecture (Accumulator)

- It is an 8-bit register
- · Supplies data to ALU for computation
- · Stores result generated by the ALU
- Is used to read data from input ports, and send data to output ports
- Is also called register A

Er. Dinesh Baniya Kshatri

5

# 8085 Internal Architecture (Temporary Registers)

- · There are two temporary 8-bit registers
  - Registers (W) and (Z)
- · They are not accessible to programmers
- · Used internally by the processor
  - To supply numbers to the ALU
  - To temporarily hold intermediate results

Er. Dinesh Baniya Kshatri

.

#### 8085 Internal Architecture (Flag Register) – [1]

- · It consists of five flip-flops
- They are set or reset after an operation in the ALU and according to the conditions of the result

| $D_7$ | D <sub>e</sub> | D <sub>5</sub> | D <sub>4</sub> | $D_3$ | D, | D <sub>1</sub> | Dn |   |
|-------|----------------|----------------|----------------|-------|----|----------------|----|---|
| S     | Z              | Х              | AC             | Х     | Р  | Х              | CY | 1 |

Er. Dinesh Baniya Kshatri

7

#### 8085 Internal Architecture (Flag Register) – [2]

- Carry Flag:
  - If an ALU operation generates a carry, its status will be 1, otherwise 0
- · Zero Flag:
  - If an ALU operation results in all zeros, its status will be 1, otherwise 0
- Sign Flag:
  - If an ALU operation results in the most significant bit (msb) of the result to be 1, then its status will be 1, otherwise 0

Er. Dinesh Baniya Kshatri

## 8085 Internal Architecture (Flag Register) – [3]

- Parity Flag:
  - If an ALU operation generates a result having an even number of ones then its status will be 1, otherwise 0
- · Auxiliary Carry Flag:
  - If an ALU operation causes a carry to be generated from the lower 4-bits to the upper 4-bits, its status will be 1, otherwise 0

Er. Dinesh Baniya Kshatri

9

## 8085 Internal Architecture (Instruction Register & Instruction Decoder)

- · Instruction register is an 8-bit register
- It receives operation codes (op-codes) of the current instruction from memory
- It passes the op-code to the instruction decoder
  - Allows the microprocessor to know about the operation to be performed

Er. Dinesh Baniya Kshatri

10

### 8085 Internal Architecture (Stack Pointer - SP)

- · It is a 16-bit register
- Used to point to a special location in memory called the stack
  - Stack follows the Last-in-First-out (LIFO) principle
- Start of the stack is defined by loading a 16-bit address into the stack pointer

Er. Dinesh Baniya Kshatri

11

### 8085 Internal Architecture (Program Counter - PC)

- · It is a 16-bit register
- It points to the memory location (holds the memory address) from which the next instruction is to be fetched
- Once an instruction has been fetched, the PC is incremented by one to point to the next instruction

Er. Dinesh Baniya Kshatri

#### 8085 Internal Architecture (Address & Data Bus)

- 8085 has 16 lines that are used as the address bus.
- 8085 has 8 lines that are used as the data bus.
- · The 16 lines are split into two segments:
  - A<sub>15</sub> A<sub>8</sub> (High-order Address Bus, Unidirectional)
  - AD<sub>7</sub> AD<sub>0</sub> (Low-order Address Bus & Data Bus, Bidirectional)
- Low-order Address / Data bus is time-multiplexed
  - Carries address bits or data bits at different instants of time

Er. Dinesh Baniya Kshatri

13

### 8085 Timing and Control Unit (Clock Signals)

- X1, X2 (Inputs):
  - Are connections for external crystal oscillator
  - External frequency is divided by 2 to give the internal operating frequency
- · CLK OUT (Output):
  - Is used to output a periodic signal
  - Can be used as a clock signal for peripheral devices

Er. Dinesh Baniya Kshatri

14

# 8085 Timing and Control Unit (Control and Status Signals) – [1]

- RD (Output):
  - It represents the Read signal
  - Used when obtaining data from selected memory locations or input devices
- WR (Output):
  - It represents the Write signal
  - Used while sending data to selected memory locations or output devices

Er. Dinesh Baniya Kshatri

15

# 8085 Timing and Control Unit (Control and Status Signals) – [2]

- IO/ $\overline{M}$  (Output):
  - Differentiates between I/O and memory operations
  - When it is high, it indicates an I/O operation
  - When it is low, it indicates a memory operation
- · ALE (Output):
  - Stands for Address Latch Enable
  - Used to activate an address latch
  - The latch stores the address bits (A<sub>7</sub> A<sub>0</sub>) from the lower half of the multiplexed address / data bus (AD<sub>7</sub> – AD<sub>0</sub>)

Er. Dinesh Baniya Kshatri

# 8085 Timing and Control Unit (Control and Status Signals) – [3]

- S₁ and S₀ (Outputs):
  - They represent status signals
  - Informs about internal operations of the processor
  - The truth table for the status signals is given below:

S1 S0 0 0 HALT 0 1 WRITE 1 0 READ 1 1 FETCH

Er. Dinesh Baniya Kshatri

## 8085 Timing and Control Unit (Peripheral Initiated Signals)

- HOLD (Input):
  - Indicates that a peripheral is requesting the use of the system bus of the processor
- HLDA (Output):
  - It stands for Hold Acknowledge
  - Processor informs peripherals regarding the reception of a hold request
- READY (Input):
  - Is used by a slow-responding peripheral device to inform the microprocessor when it is ready to send or accept data

Er. Dinesh Baniya Kshatri

10

### 8085 Timing and Control Unit (Reset Signals)

- · RESET IN (Input):
  - The program counter is set to zero
  - Buses are tri-stated (kept in high-impedance state)
- RESET OUT (Output):
  - Is used to inform peripheral devices that the processor is being reset

Er. Dinesh Baniya Kshatri

19

#### 8085 Interrupt Control Unit - [1]

- INTR (Input):
  - It stands for interrupt request
  - It has the lowest priority amongst all interrupts
  - It can be enabled / disabled via software
- INTA (Output):
  - It stands for Interrupt Acknowledge
  - Is used by the processor to inform an interrupting peripheral regarding the reception of its interrupt request

Er. Dinesh Baniya Kshatri

#### 8085 Interrupt Control Unit - [2]

- RST 7.5, RST 6.5, RST 5.5 (Inputs):
  - They represent restart Interrupts
  - Activate subroutines from predefined memory locations
  - Priority hierarchy is: RST7.5 > RST6.5 > RST 5.5
  - These interrupts have higher priority than the INTR
  - They can be masked / unmasked via software
- TRAP (Input):
  - Activates a subroutine from a predefined memory location
  - It is non-maskable (cannot be enabled / disabled by software)
  - It has the highest priority amongst all interrupts

Er. Dinesh Baniya Kshatri

21

#### 8085 Serial I/O Control Unit

- · SID (Input):
  - Stands for serial input data
  - Used by microprocessor to obtain data bit-by-bit from peripheral devices
- SOD (Output):
  - Stands for serial output data
  - Used by microprocessor to send data bit-by-bit to peripheral devices

Er. Dinesh Baniya Kshatri

22

#### 8085 Programmer's Model

- Includes the registers required for programming the 8085:
  - Six general purpose 8-bit registers (B, C, D, E, H, L)
  - One 8-bit accumulator (A)
  - One 8-bit flag register (F)
  - · One 16-bit Stack Pointer (SP)
  - One 16-bit Program counter (PC)



Er. Dinesh Baniya Kshatri

Kshatri



